# Trusted Communication Unit – Specification

Version 2.0.0

Nils Asmussen

October 15, 2024

# Contents

| Syst | tem Overview                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |  |
|------|----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| 1.1  | Tile Internals                                                                   | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |  |
| 1.2  | Registers                                                                        | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |  |
| 1.3  | Error List                                                                       | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |  |
| End  | points 9                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |  |
| 2.1  | Memory Endpoint                                                                  | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
| 2.2  | Send Endpoint                                                                    | 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
| 2.3  | Receive Endpoint                                                                 | 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
| Unp  | Inprivileged Interface                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |  |
| 3.1  | Command List                                                                     | 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
| 3.2  | Pseudo Code Building Blocks                                                      | 14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
| 3.3  | Memory Access                                                                    | 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
|      | 3.3.1 READ                                                                       | 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
|      | 3.3.2 WRITE                                                                      | 17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
| 3.4  | Message Passing                                                                  | 17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
|      | 3.4.1 SEND                                                                       | 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
|      | 3.4.2 RECEIVE                                                                    | 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
|      | 3.4.3 REPLY                                                                      | 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
|      | 3.4.4 FETCH                                                                      | 24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
|      | 3.4.5 ACK_MSG                                                                    | 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
| 3.5  | Debug Prints                                                                     | 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
| Priv | Privileged Interface 27                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |  |
| 4.1  | Command List                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |  |
| 4.2  | 2 Pseudo Code Building Blocks                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |  |
| 4.3  | Command Description                                                              | 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
|      | 4.3.1 INV_PAGE                                                                   | 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
|      | 4.3.2 INV_TLB                                                                    | 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
|      | 4.3.3 INS_TLB                                                                    | 31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
|      | 4.3.4 XCHG_ACT                                                                   | 31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
|      | 4.3.5 SET_TIMER                                                                  | 31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
|      | 1.1<br>1.2<br>1.3<br>End<br>2.1<br>2.2<br>2.3<br>Unp<br>3.1<br>3.2<br>3.3<br>3.4 | 1.2 Registers 1.3 Error List  Endpoints 2.1 Memory Endpoint 2.2 Send Endpoint 2.3 Receive Endpoint  Unprivileged Interface 3.1 Command List 3.2 Pseudo Code Building Blocks 3.3 Memory Access 3.3.1 READ 3.3.2 WRITE 3.4 Message Passing 3.4.1 SEND 3.4.2 RECEIVE 3.4.3 REPLY 3.4.4 FETCH 3.4.5 ACK_MSG 3.5 Debug Prints  Privileged Interface 4.1 Command List 4.2 Pseudo Code Building Blocks 4.3 Command Description 4.3.1 INV_PAGE 4.3.2 INV_TLB 4.3.3 INS_TLB 4.3.3 INS_TLB 4.3.4 XCHG_ACT |  |  |  |  |  |  |  |  |  |

4 CONTENTS

|   |     | 4.3.6 ABORT_CMD               |  |  |  |  |  |  |  |  |  |
|---|-----|-------------------------------|--|--|--|--|--|--|--|--|--|
|   | 4.4 | CU Requests                   |  |  |  |  |  |  |  |  |  |
|   |     | 4.4.1 Pseudo Code             |  |  |  |  |  |  |  |  |  |
|   |     | 4.4.2 Registers               |  |  |  |  |  |  |  |  |  |
|   | 4.5 | Translation Look-aside Buffer |  |  |  |  |  |  |  |  |  |
|   | 4.6 | Physical Memory Protection    |  |  |  |  |  |  |  |  |  |
|   |     |                               |  |  |  |  |  |  |  |  |  |
| 5 |     | ernal Interface 37            |  |  |  |  |  |  |  |  |  |
|   | 5.1 | Meta Information              |  |  |  |  |  |  |  |  |  |
|   | 5.2 | External Commands             |  |  |  |  |  |  |  |  |  |
|   | 5.3 | Pseudo Code Building Blocks   |  |  |  |  |  |  |  |  |  |
|   | 5.4 | Command Description           |  |  |  |  |  |  |  |  |  |
|   |     | 5.4.1 INV EP                  |  |  |  |  |  |  |  |  |  |

## Chapter 1

# System Overview



Figure 1.1: System Overview.

The trusted communication unit (TCU) is a building block that can be used to construct secure systems. As shown in Figure 1.1, the system is based upon a tiled architecture and each tile contains a compute unit (CU) and a TCU. The tiles are linked through some interconnect (e.g., a network-on-chip) and are split into kernel tiles and user tiles. The former are privileged and manage the TCUs of the user tiles, whereas the latter are unprivileged.

In this system, the TCU, the interconnect, and the kernel tiles are trusted (shown green), whereas the CUs in the user tiles are untrusted (shown red). By default, all tiles are isolated from each other, but communication channels between tiles can be established. These communication channels can only be establish by kernel tiles, but can be used afterwards by user tiles. Which tiles are kernel tiles is defined by the TCU's FEATURES register. At boot, all tiles are kernel tiles, which can be changed by the kernel booting on one specific tile before the other tiles start.

User tiles can have different complexities, mostly driven by the used CU. The left user tile uses a simple core with scratchpad memory and a basic TCU without extensions. The right user tile uses a complex core with caches and virtual memory support and a privileged software (Priv) that enables multiple applications on the same tile and/or virtual memory. These features require TCU extensions for virtual memory (  $\square$  ) and/or tile sharing (  $\square$  ). This specification highlights the portions that are required by only one extension in its

color and portions that are required by either extension as  $\square$ .

## 1.1 Tile Internals



Figure 1.2: The internal organization of a tile.

Figure 1.2 shows the internals of a tile. The compute unit (CU) is connected to the trusted communication unit (TCU) and can access the TCU's registers via memory mapped input/output (MMIO). Additionally, the CU is connected to the local memory. The TCU is also connected to the local memory (SPM or cache) to, for example, access messages. These components are not necessarily arranged in this way. For example, the TCU might interpose itself between the CU and local memory.

To support the security model introduced in Chapter 1, the registers are split into different groups, each group having different access permissions. All registers are generally readable. External registers can only be written externally, that is, from a remote tile. They are intended for the kernel tile to manipulate the state of remote TCUs. Endpoint registers can be written externally and locally by the kernel tile. Unprivileged registers can be written by the CU. In consequence, only kernel tiles can establish communication channels by writing endpoint registers, but user tiles can use these communication channels through the unprivileged registers.

The privileged registers are intended for privileged software running on tiles that are multiplexed among multiple activities and/or use virtual memory. The privileged software should make sure that unprivileged software running on the same tile cannot access the privileged registers.

1.2. REGISTERS 7

## 1.2 Registers

The TCU has several registers that are accessible through memory-mapped input/output (MMIO). The memory interface from CU to TCU is expected to be 64-bit wide. The MMIO region of the TCU is defined as follows:

| Address        | Register         | Group      | Description                             |
|----------------|------------------|------------|-----------------------------------------|
| 0xF000_0000    | FEATURES         | ExtRegs    | Contains feature flags                  |
| $0xF000\_0008$ | TILE_DESC        | ExtRegs    | Contains the tile description           |
| 0xF000_0010    | EXT_CMD          | ExtRegs    | Triggers external commands              |
| 0xF000_0018    | COMMAND          | UnprivRegs | Triggers unprivileged commands          |
| $0xF000\_0020$ | DATA_ADDR        | UnprivRegs | Specifies the data address for commands |
| $0xF000\_0028$ | DATA_SIZE        | UnprivRegs | Specifies the data size for commands    |
| $0xF000\_0030$ | $ARG_1$          | UnprivRegs | Additional argument for commands        |
| $0xF000\_0038$ | CUR_TIME         | UnprivRegs | Yields the current time in nanoseconds  |
| 0xF000_0040    | PRINT            | UnprivRegs | Triggers a debug print                  |
| 0xF000_0048    | $EP0_0$          | EpRegs     | First register of EP0                   |
| $0xF000\_0050$ | $EP0_1$          | EpRegs     | Second register of EP0                  |
| $0xF000\_0058$ | $EP0_2$          | EpRegs     | Third register of EP0                   |
| 0xF000_0060    | EP1 <sub>0</sub> | EpRegs     | First register of EP1                   |
| $0xF000\_0068$ | $EP1_1$          | EpRegs     | Second register of EP1                  |
| $0xF000\_0070$ | $EP1_2$          | EpRegs     | Third register of EP1                   |
|                |                  |            |                                         |
| 0xF000_0630    | $EP63_0$         | EpRegs     | First register of EP63                  |
| $0xF000\_0638$ | $EP63_1$         | EpRegs     | Second register of EP63                 |
| 0xF000_0640    | $EP63_2$         | EpRegs     | Third register of EP63                  |
| 0xF000_0648    | PR0              | PrintRegs  | First print register                    |
| $0xF000\_0650$ | PR1              | PrintRegs  | Second print register                   |
|                |                  |            |                                         |
| 0xF000_0740    | PR31             | PrintRegs  | Thirty-second print register            |
| 0xF000_2000    | CU_REQ           | PrivRegs   | TCU-CU interactions                     |
| $0xF000\_2008$ | PRIV_CTRL        | PrivRegs   | Configures the privileged interface     |
| $0xF000\_2010$ | PRIV_CMD         | PrivRegs   | Triggers privileged commands            |
| 0xF000_2018    | PRIV_CMD_ARG     | PrivRegs   | Argument for privileged commands        |
| 0xF000_2020    | CUR_ACT          | PrivRegs   | Currently running activity              |

## 1.3 Error List

The TCU uses the following error codes to provide feedback to the software for failed commands:

• NONE (0): no error (success),

- NO\_MEP (1): no memory endpoint,
- NO\_SEP (2): no send endpoint,
- NO\_REP (3): no receive endpoint,
- FOREIGN\_EP (4): the endpoint belongs to a different activity,
- SEND REPLY EP (5): SEND command with a reply EP or REPLY with send EP,
- RECV\_GONE (6): receiver gone (received message at non-receive EP),
- RECV\_NO\_SPACE (7): receiver buffer full,
- REPLIES\_DISABLED (8): replies are disabled,
- OUT OF BOUNDS (9): the offset and/or size is out of bounds,
- NO\_CREDITS (10): no credits to send a message,
- NO\_PERM (11): insufficient permissions,
- INV\_MSG\_OFF (12): invalid message offset,
- TRANSLATION FAULT (13): translation of address for data transfer failed,
- ABORT (14): a command was aborted,
- UNKNOWN CMD (15): unknown command,
- RECV\_OUT\_OF\_BOUNDS (16): message too large for receive buffer,
- RECV\_INV\_RPL\_EPS (17): invalid reply EPs in receive EP,
- SEND\_INV\_CRD\_EP (18): invalid credit EP in send EP,
- SEND INV MSG SZ (19): invalid value in msg sz field (> 11),
- TIMEOUT MEM (20): timeout while waiting for memory response,
- TIMEOUT NOC (21): timeout while waiting for NoC response,
- PAGE\_BOUNDARY (22): data to transfer contains a page boundary,
- MSG\_UNALIGNED (23): message to send is not 16-byte aligned,
- TLB\_MISS (24): entry in TLB not found,
- TLB\_FULL (25): TLB contains only fixed entries.
- NO\_PMP\_EP (26): no PMP endpoint,

# Chapter 2

# Endpoints

The TCU has a number of endpoints (EPs) to establish communication channels, which can be configured to three different EP types: send EPs and receive EPs are used for message passing, whereas memory EPs are used for RDMA-like memory access. Each EP is represented by a TCU register and can be configured (at runtime) to one of these EP types. Each EP consists of 192 bits, starting with 3 bits for the endpoint type (T), 16 bits for the activity that can use the EP and 173 bits (shown as dark grey below), whose meaning depends on the EP type:

Register 2.1: Endpoint



act the id of the activity that can use this endpoint

type the endpoint type: INVALID (0), SEND (1), RECEIVE (2), or MEMORY (3)

## 2.1 Memory Endpoint

Register 2.2: Memory EP



size the size of the region at the destination addr the base address of the region at the destination chip the destination chip ID tile the destination tile ID

rw the permission bits (read = 1, write = 2)

## 2.2 Send Endpoint

Register 2.3: Send EP

|    |                |          |    | 13/2    | ્રે   |           |      |          |    |     |         |     |
|----|----------------|----------|----|---------|-------|-----------|------|----------|----|-----|---------|-----|
| 63 |                |          |    |         |       |           |      |          |    |     |         | C   |
|    |                | iesetwed |    |         |       | 1887 Str. | IQ.  | ist tile |    | ×   | ું<br>જ |     |
| 63 |                |          |    | ã       | 30 29 | 24        | 1 23 | 16       | 15 |     |         | C   |
|    | reserved regly | cid ed   |    | 1156 SI |       | max crd   | رنن  | s ord    |    | act |         | Ą   |
| 63 | 54 53 52       |          | 37 | 36 31   | 30    | 25        | 24   | 19 18    |    |     | 3       | 2 0 |

label the label the TCU puts into the header of each sent message

tgt\_chip the ID of the target chip

tgt tile the ID of the target tile

tgt ep the ID of the receive EP at the target tile

reply whether this is a reply EP

crd ep for reply EPs: the send EP at sender-side to receive credits

max crd the initially received (=max) credits (in messages)

cur\_crd the currently owned credits (in messages)

msg\_sz the maximum message size supported by the receiver (as power of 2)

## 2.3 Receive Endpoint

Register 2.4: Receive EP



unread a bitmask with the unread (not yet fetched) messages in the buffer occupied a bitmask with the occupied slots in the buffer buffer the physical address of the receive buffer, must be 8-byte aligned rpos the read position (for message fetches) within the receive buffer wpos the write position (for message receptions) within the receive buffer slot\_size the size of one slot as a power of 2 slots the number of slots in the receive buffer as a power of 2 rpl eps the offset of the reply EPs

## Chapter 3

# Unprivileged Interface

The unprivileged interface of the TCU is available to unprivileged software. Most importantly, it allows to use the TCU's endpoints via unprivileged commands. The unprivileged registers are used to pass input arguments for a command to the TCU, start a command, and wait until the command is finished. The following unprivileged registers are used:

Register 3.1: COMMAND (0xF000\_0018)



arg0 the first argument for the command

error the error code (0 = no error)

ep the endpoint to use for the command

op the opcode of the command

A write to the COMMAND register starts the command with opcode COMMAND.op and the DATA\_ADDR and DATA\_SIZE registers specify the source or destination data in local memory. The meaning of the two arguments (COMMAND.arg0 and ARG1) depends on the opcode.

## 3.1 Command List

The TCU supports the following unprivileged commands with the opcodes in parentheses. Other opcodes lead to an UNKNOWN\_CMD error.

- IDLE (0): don't do anything,
- SEND (1): send a message via a send EP to a receive EP,

- REPLY (2): reply on a message that has been received earlier via a receive EP,
- READ (3): read data from a region defined in a memory EP into local memory,
- WRITE (4): write data from local memory into a region defined in a memory EP,
- FETCH (5): fetch a new message from a receive EP,
- ACK MSG (6): acknowledge that the processing of a message has been completed.

## 3.2 Pseudo Code Building Blocks

The following sections use pseudo code to describe the behavior of the TCU commands, based on several building blocks:

- read\_ep(id) -> EP:
   read the TCU-internal EP register with the given id. If the id is out of bounds, an invalid EP is returned.
- write\_ep(id, EP): write EP to the TCU-internal EP register with given id (assumed to be within bounds)
- read\_local(phys, size) -> (data, Error): read size bytes from given physical address in local memory into data and return the error code (0 = success)
- write\_local(data, phys, size) -> Error: write data of size bytes to given physical address in local memory and return the error code (0 = success)
- read\_remote(chip, tile, phys, size) -> (data, Error): read size bytes from the given tile on given chip at given the physical address into data and return the error code (0 = success)
- write\_remote(data, chip, tile, phys, size) -> Error: write size bytes from data to the given physical address in the given tile on given chip and return the error code (0 = success)
- send\_msg(msg, chip, tile, ep): send msg to endpoint ep at given tile on given chip
- send\_ack(error): send ACK to the sending TCU and report given error back
- wait\_for\_ack() -> Error:
   wait for the ACK the receiving TCU sends upon successfully storing the message into the receive buffer or an error occurred

- find\_slot(mask, pos, slots, val) -> idx: searches for a bit with value val in the given mask between bit 0 and bit (1 << slots) -1, starting at pos and rotating around. The function returns the position of the bit or -1 if none was found.
- unpriv\_stop(error): stop the execution of the unprivileged command by setting the opcode in COM-MAND to 0 and the error code to the given error.
- queue\_foreign\_msg\_req(ep, act): append a new foreign-message request to the queue of CU requests (see algorithm 16 for more details).
- lookup\_tlb(act, virt, perm) -> (Phys, Error):
  lookup the given virtual address in the TLB for given activity and return the physical address. On misses or missing permissions, the TLB\_MISS or NO\_PERM error is returned, respectively. perm is either READ or WRITE and denotes what permission bit needs to be present in the TLB entry. Note that the virtual address is not page aligned and the page offset should be added to the resulting physical address, depending on the page size set in the TLB entry.

## 3.3 Memory Access

Memory access is performed with a memory EP based on the commands READ and WRITE. The commands behave as follows:

#### 3.3.1 READ

```
Algorithm 1: The TCU's READ command.
1 ep \leftarrow read ep(COMMAND.ep);
2 if ep.type != MEMORY then
3 unpriv stop(NO MEP)
4 if ep.act != CUR ACT.id then
5 unpriv stop(FOREIGN EP)
6 if ep.rw & READ == 0 then
7 | unpriv stop(NO PERM)
8 \text{ if DATA SIZE} == 0 \text{ then}
9 unpriv stop(NONE)
10 if DATA SIZE + ARG_1 > ep.size then
11 | unpriv stop(OUT OF BOUNDS)
12 if (DATA ADDR & 0xFFF) + DATA SIZE > 0x1000 then
13 unpriv stop(PAGE BOUNDARY)
14 phys ← DATA ADDR;
15 (phys, err) ← lookup tlb( CUR ACT.id, DATA ADDR, WRITE);
16 if err != 0 then
17 | unpriv_stop(TRANSLATION_FAULT)
18 (data, err) \leftarrow read remote(ep.chip, ep.tile, ep.addr + ARG<sub>1</sub>, DATA SIZE);
19 if err != 0 then
20 unpriv stop(ABORT)
21 err \leftarrow write local(data, phys, DATA SIZE);
22 if err != 0 then
23 unpriv stop(ABORT)
24 COMMAND \leftarrow 0;
```

## 3.3.2 WRITE

```
Algorithm 2: The TCU's WRITE command.
1 ep \leftarrow read ep(COMMAND.ep);
2 if ep.type != MEMORY then
     unpriv stop(NO MEP)
4 if ep.act != CUR ACT.id then
     unpriv stop(FOREIGN EP)
6 if ep.rw & WRITE == 0 then
     unpriv stop(NO PERM)
8 if DATA SIZE == 0 then
     unpriv stop(NONE)
10 if DATA SIZE + ARG_1 > ep.size then
     unpriv_stop(OUT_OF_BOUNDS)
11
12 if (DATA_ADDR & 0xFFF) + DATA_SIZE > 0x1000 then
     unpriv stop(PAGE BOUNDARY)
14 phys \leftarrow DATA ADDR;
15 (phys, err) ← lookup tlb( CUR ACT.id, DATA_ADDR, READ);
16 if err != 0 then
     unpriv stop(TRANSLATION FAULT)
18 (data, err) \leftarrow read local(phys, DATA SIZE);
19 if err != 0 then
   unpriv stop(ABORT)
21 err \leftarrow write remote(data, ep.chip, ep.tile, ep.addr + ARG<sub>1</sub>, DATA SIZE);
22 if err != 0 then
     unpriv_stop(ABORT)
24 COMMAND \leftarrow 0;
```

## 3.4 Message Passing

Message passing is performed between a send EP and a receive EP. Each send EP is connected to exactly one receive EP, whereas each receive EP can receive from multiple send EPs. The send EP supports the command SEND, whereas the receive EP supports REPLY, FETCH, and ACK\_MSG.

For flow control and to prevent denial-of-service attacks on recipients, the TCU uses a credit system. The idea is to let the recipient hand out credits to its senders, decrease the credits on sent messages and increase them again on received replies.

Each message consists of a header and a payload. The header is built by the TCU and the payload is given by the application. The TCU stores both header and payload into the receive buffer in memory. The header is defined as:

Register 3.2: Message Header

label the label of the sender

rlabel the label the receiver should use for the reply

rep the receive endpoint ID for the reply at the sender side

sep the sender endpoint ID

length the payload size in bytes

schip the sender chip ID

stile the sender tile ID

rsize the size of the reply message as a power of 2

flags contains the following flags:

• REPLY (1): the message is a reply

The commands and the message reception behave as follows:

## 3.4.1 SEND

Note that DATA\_SIZE == 0 is allowed and sends only the message header to the receiver without payload. Note also the placement of read\_local: this transfer can fail due to command abortions, but we haven't changed any state before. After this transfer, we reduce the credits and send the message. The latter can again fail, but only if the receive EP is invalid or full. If credits are not used and the receive EP is full, the state has not changed. Otherwise, the failure indicates a broken communication channel and we consider it acceptable to leave the send EP in a broken state, too (one credit is lost and we never get it back).

## Algorithm 3: The TCU's SEND command.

```
1 ep \leftarrow read ep(COMMAND.ep);
2 if ep.type != SEND then
     unpriv stop(NO SEP)
4 if ep.reply != 0 then
     unpriv stop(SEND REPLY EP)
6 if ep.act != CUR ACT.id then
     unpriv stop(FOREIGN EP)
8 if ep.msg sz > 11 then
     unpriv stop(SEND INV MSG SZ)
10 if DATA SIZE + sizeof(header) > (1 \ll \text{ep.msg sz}) then
      unpriv_stop(OUT_OF_BOUNDS)
12 if (DATA ADDR & 0xF) != 0 then
      unpriv stop(MSG UNALIGNED)
14 if (DATA ADDR & 0xFFF) + DATA SIZE > 0x1000 then
     unpriv stop(PAGE BOUNDARY)
16 phys ← DATA ADDR;
17 (phys, err) ← lookup tlb( CUR ACT.id, DATA ADDR, READ);
18 if err != 0 then
     unpriv_stop(TRANSLATION_FAULT)
20 if COMMAND.arg 0!= 0xFFFF then
      rep \leftarrow read\_ep(COMMAND.arg_0);
21
      if rep.type != RECEIVE then
22
         unpriv stop(NO REP)
23
      repid \leftarrow COMMAND.arg<sub>0</sub>;
24
      rsize \leftarrow rep.slot size;
25
26 else
      repid \leftarrow 0xFFFF;
27
      rsize \leftarrow \log 2(\text{sizeof(header)});
29 (payload, err) \leftarrow read local(phys, DATA SIZE);
30 if err != 0 then
     unpriv_stop(ABORT)
32 if ep.cur crd != 0x3F then
      if ep.cur crd == 0 then
33
        unpriv stop(NO CREDITS)
34
      sepid \leftarrow COMMAND.ep;
35
36 else
     sepid \leftarrow 0xFFFF;
37
```

## Algorithm 4: The TCU's SEND command (continued).

```
38 header \leftarrow { flags \leftarrow 0;
                   label \leftarrow ep.label;
39
                   length \leftarrow DATA_SIZE;
40
                   rsize \leftarrow rsize;
41
                   rlabel \leftarrow ARG<sub>1</sub>;
42
                   schip \leftarrow ownChip;
43
                   stile \leftarrow ownTile;
44
                   \mathrm{sep} \leftarrow \mathrm{sepid};
45
                   rep \leftarrow repid \};
46
47 send_msg(header | payload, ep.tgt_chip, ep.tgt_tile, ep.tgt_ep);
   err \leftarrow wait\_for\_ack();
   if err != 0 then
49
        unpriv stop(err)
51 if ep.cur_crd != 0x3F then
        ep.cur \operatorname{crd} = 1;
52
        write_ep(COMMAND.ep, ep);
53
54 COMMAND \leftarrow 0;
```

## 3.4.2 RECEIVE

Note that RECEIVE is not a command, but just the logic at the receiver side that accepts and stores messages. Nevertheless, its behavior is described by the following algorithm:

Algorithm 5: If 'header | payload' is received via EP 'rep'. 1 ep  $\leftarrow$  read ep(rep); 2 if ep.type != RECEIVE then send\_ack(RECV\_GONE) and drop message 4 if sizeof(header) + header.length > (1 << ep.slot size) thensend ack(RECV OUT OF BOUNDS) and drop message 6 if ep.rpl eps != 0xFFFF and ep.rpl eps + (1 << ep.slots) > EP COUNT then send ack(RECV INV RPL EPS) and drop message  $s idx \leftarrow find slot(ep.occupied, ep.wpos, ep.slots, 0);$ 9 if idx == -1 then send ack(RECV NO SPACE) and drop message 11 ep.occupied.set bit(idx); 12 ep.wpos  $\leftarrow idx + 1$ ; 13 dest ← ep.buffer + (idx << ep.slot size); 14 write local(header | payload, dest, sizeof(header) + header.length); 15 ep.unread.set bit(idx); 16 write ep(rep, ep); 17 if (header.flags & REPLY) == 0 and ep.rpl eps! = 0xFFFF and header.rep! 0xFFFF then 18  $sep \leftarrow \{ type \leftarrow SEND;$  $act \leftarrow ep.act;$ 19 reply  $\leftarrow 1$ ; 20  $tgt chip \leftarrow header.schip;$ 21tgt tile ← header.stile; 22  $tgt ep \leftarrow header.rep;$ 23  $label \leftarrow header.rlabel;$ 24 $msg sz \leftarrow header.rsize;$ 25  $\max \ \operatorname{crd} \leftarrow 1;$ 26 cur  $\operatorname{crd} \leftarrow 1$ ; 27  $crd ep \leftarrow header.sep \};$ 28 write ep(ep.rpl eps + idx, sep); 29

```
33 | write_ep(header.rep, sep);
34 send_ack(NONE);

35 if ep.act == CUR_ACT.id then
36 | CUR_ACT.msgs += 1;
37 else
38 | queue foreign msg req(rep, ep.act);
```

 $sep \leftarrow read ep(header.rep);$ 

sep.cur  $\operatorname{crd} += 1$ ;

31

32

30 if (header.flags & REPLY) != 0 and header.rep != 0xFFFF then

#### 3.4.3 REPLY

Note that DATA\_SIZE == 0 is allowed and sends only the message header to the receiver without payload. Like for SEND, note also the placement of read\_local and places where state is changed.

## Algorithm 6: The TCU's REPLY command.

```
1 ep \leftarrow read ep(COMMAND.ep);
2 if ep.type != RECEIVE then
     unpriv stop(NO REP)
4 if ep.rpl eps == 0xFFFF then
     unpriv stop(REPLIES DISABLED)
6 if ep.rpl_eps + (1 \ll ep.slots) > EP_COUNT then
     unpriv stop(RECV INV_RPL_EPS)
8 if ep.act != CUR ACT.id then
   unpriv stop(FOREIGN EP)
10 idx \leftarrow COMMAND.arg<sub>0</sub> >> ep.slot size;
11 if idx >= 1 \ll ep.slots then
  unpriv_stop(INV_ MSG_OFF)
13 sep = read ep(ep.rpl eps + idx);
14 if sep.type != SEND then
     unpriv stop(NO SEP)
16 if sep.reply == 0 then
     unpriv stop(SEND REPLY EP)
18 if sep.crd ep != 0xFFFF and sep.crd ep >= EP COUNT then
     unpriv stop(SEND INV CRD EP)
20 if sep.msg sz > 11 then
     unpriv_stop(SEND_INV_MSG_SZ)
22 if DATA SIZE + sizeof(header) > (1 \ll \text{sep.msg sz}) then
     unpriv stop(OUT OF BOUNDS)
24 if (DATA ADDR & 0xF) != 0 then
     unpriv stop(MSG UNALIGNED)
26 if (DATA ADDR & 0xFFF) + DATA SIZE > 0x1000 then
     unpriv stop(PAGE BOUNDARY)
```

Algorithm 7: The TCU's REPLY command (continued).

```
28 phys \leftarrow DATA_ADDR;
29 (phys, err) ← lookup_tlb( CUR_ACT.id, DATA_ADDR, READ);
30 if err != 0 then
      unpriv stop(TRANSLATION FAULT)
32 (payload, err) \leftarrow read_local(phys, DATA_SIZE);
33 if err != 0 then
      unpriv stop(ABORT)
35 header \leftarrow { flags \leftarrow REPLY;
36
               label \leftarrow sep.label;
               length \leftarrow DATA SIZE;
37
               rsize \leftarrow 0;
38
               rlabel \leftarrow 0;
39
               schip \leftarrow ownChip;
40
               stile \leftarrow ownTile;
41
               sep \leftarrow COMMAND.ep;
42
               rep \leftarrow sep.crd ep \};
43
44 send msg(header | payload, sep.tgt chip, sep.tgt tile, sep.tgt ep);
45 \text{ err} \leftarrow \text{wait for ack()};
46 if err != 0 then
      unpriv_stop(err)
48 sep ← { type ← INVALID };
49 write ep(ep.rpl = eps + idx, sep);
50 if ep.unread.is set(idx) then
   | CUR\_ACT.msgs -= 1;
52 ep.occupied.clear bit(idx);
53 ep.unread.clear_bit(idx);
54 write_ep(COMMAND.ep, ep);
55 COMMAND \leftarrow 0;
```

## 3.4.4 FETCH

Algorithm 8: The TCU's FETCH command.

14  $ARG_1 \leftarrow idx << ep.slot\_size;$ 

15 COMMAND  $\leftarrow$  0;

3.5. DEBUG PRINTS

25

## 3.4.5 ACK MSG

```
Algorithm 9: The TCU's ACK_MSG command.
```

```
1 ep \leftarrow read ep(COMMAND.ep);
2 if ep.type != RECEIVE then
     unpriv stop(NO REP)
4 if ep.rpl eps != 0xFFFF and ep.rpl eps + (1 << ep.slots) > EP COUNT then
      unpriv stop(RECV INV RPL EPS)
6 if ep.act != CUR ACT.id then
     unpriv stop(FOREIGN EP)
s idx \leftarrow COMMAND.arg_0 >> ep.slot\_size;
9 if idx >= 1 \ll ep.slots then
     unpriv_stop(INV_MSG_OFF)
11 if ep.unread.is set(idx) then
      CUR ACT.msgs -= 1;
13 ep.occupied.clear bit(idx);
14 ep.unread.clear bit(idx);
15 write ep(COMMAND.ep, ep);
16 if ep.rpl eps!= 0xFFFF then
      sep \leftarrow \{ type \leftarrow INVALID \};
17
18
      write ep(ep.rpl eps + idx, sep);
19 COMMAND \leftarrow 0;
```

## 3.5 Debug Prints

The register PRINT can be used to perform debug prints with the TCU. The software has to first write the string to print into the print registers (PR0, ...), starting with the first byte of the string at the least significant byte of PR0. Afterwards, the number of bytes to print has to be written to PRINT. As soon as the print was carried out, the TCU writes 0 to PRINT to acknowledge the print. Note that the effect of the debug prints is implementation defined. For example, a simulator might write the string into a log file, whereas a hardware implementation could output the string via a serial port.

# Chapter 4

# Privileged Interface

The privileged interface of the TCU adds support for virtual memory and tile sharing to the TCU and is thus only required if either of these features are desired. Thus, all nonhighlighted functionality is required if either extension is used, whereas the highlighted functionality is only required for one specific extension.

The interface consists of multiple privileged registers, privileged commands, and CU requests, which are raised by the TCU and answered by the privileged software. The privileged interface is configured via the PRIV\_CTRL register, shown below:

uninitialized Question (State 1)

Register 4.1: PRIV CTRL (0xF000\_2008)

pmp if set, PMP failures are reported via CU request

To support the privileged software in the management of multiple activities or virtual memory, privileged commands are used, which can be performed by writing to PRIV\_CMD. The register is defined as follows:

Register 4.2: PRIV CMD (0xF000\_2010)



arg0 the first argument for the privileged command (PRIV\_CMD\_ARG1 is the second)

err the result of the operation (output field)

op the opcode of the privileged command

Note that none of the privileged commands can currently fail. Thus, only unknown command opcodes lead to err being set to an a non-zero value.

The TCU stores the id of the current activity including the number of unread messages in all its receive EPs in the CUR\_ACT register:

Register 4.3: CUR ACT (0xF000\_2020)



msgs the sum of all unread messages in the receive EPs for this activity id the activity id

## 4.1 Command List

The following privileged commands are supported with the opcodes in parentheses. Other opcodes lead to an UNKNOWN\_CMD error.

- IDLE (0): don't do anything,
- INV PAGE (1): invalidate a page in the TLB,
- INV\_TLB (2): invalidate the complete TLB,
- INS TLB (3): insert an entry into the TLB,
- XCHG ACT (4): change the activity,
- SET\_TIMER (5): start/stop the timer,

• ABORT\_CMD (6): abort the unprivileged command.

## 4.2 Pseudo Code Building Blocks

The following sections use pseudo code to describe the behavior of the privileged commands, based on several building blocks:

- evict\_tlb\_entry() -> Entry: searches for a TLB entry that can be evicted and returns it. If all entries are fixed and therefore cannot be evicted, null is returned.
- set\_timer(timeout): starts/restarts the timer to fire an interrupt after timeout nanoseconds
- unset\_timer(): stops the timer
- waiting\_for\_resp() -> bool: returns whether the TCU is currently waiting for a remote TCU's response (to SEND, REPLY, READ, or WRITE)
- wait\_for\_resp(): waits until a remote TCU responds (to SEND, REPLY, READ, or WRITE)
- abort\_remote\_xfer(): lets the current remote transfer fail, so that read\_remote or write\_remote return the ABORT error (see Section 3.2)
- abort\_local\_xfer() -> bool: checks if there is a local transfer (for the current unprivileged command) and if so, aborts it, so that read\_local() or write\_local() return the ABORT error (see Section 3.2). Returns true if it was aborted.
- resume\_local\_xfer(): resumes a previously paused local transfer (due to an address translation).
- priv\_stop(error): stop the execution of the privileged command by setting the opcode in PRIV\_CMD to 0 and the error code to the given error.

## 4.3 Command Description

## 4.3.1 INV\_PAGE

## Algorithm 10: The TCU's INV\_PAGE command.

```
1 act ← PRIV_CMD.arg0;
2 virt ← PRIV_CMD_ARG1 & 0xFFFF_FFFF_FFFF_F000;
3 forall entries e do
4 | if e.act == act and e.virt == virt then
5 | e.flags ← 0;
6 end
7 PRIV_CMD.op ← 0;
```

Note that INV\_PAGE invalidates the entry regardless of whether the flag FIXED is set or not.

## 4.3.2 INV\_TLB

## Algorithm 11: The TCU's INV\_TLB command.

```
1 forall entries e do
2 | if (e.flags & FIXED) == 0 then
3 | e.flags = 0;
4 end
5 PRIV CMD.op \leftarrow 0;
```

Note that INV\_TLB does not invalidate the entries with set FIXED flag.

## 4.3.3 INS TLB

```
Algorithm 12: The TCU's INS_TLB command.
1 act \leftarrow PRIV_CMD.arg0 >> 32;
_{2} virt \leftarrow PRIV_CMD_ARG1 & 0xFFFF_FFFF_FFFF_F000;
3 phys ← PRIV CMD.arg0 & 0xFFFF F000;
4 flags \leftarrow PRIV CMD.arg0 & 0x1F;
5 entry \leftarrow null;
6 forall entries e do
      if e.act == act and e.virt == virt then
          entry \leftarrow e;
9 end
10 if entry is null then
      entry \leftarrow evict tlb entry();
      if entry is null then
12
        priv_stop(TLB_FULL);
13
14 entry.act = act;
15 entry.virt = virt;
16 entry.phys = phys;
17 entry.flags = flags;
18 PRIV_CMD.op \leftarrow 0;
```

## 4.3.4 XCHG\_ACT

```
Algorithm 13: The TCU's XCHG_ACT command.

1 PRIV_CMD_ARG1 ← CUR_ACT;
2 CUR_ACT ← PRIV_CMD.arg0 & 0xFFFF_FFFF;
3 PRIV_CMD.op ← 0;

4.3.5 SET_TIMER

Algorithm 14: The TCU's SET_TIMER command.

1 nanos ← PRIV_CMD.arg0;
2 if nanos == 0 then
3 | unset_timer();
4 else
5 | set_timer(nanos);
6 PRIV_CMD.op ← 0;
```

## 4.3.6 ABORT\_CMD

# Algorithm 15: The TCU's ABORT\_CMD command. 1 if COMMAND.op != 0 then 2 | if waiting\_for\_resp() then 3 | if COMMAND.op == READ or COMMAND.op == WRITE then 4 | PRIV\_CMD.arg0 $\leftarrow$ 1; 5 | abort\_remote\_xfer(); 6 | wait\_for\_resp(); 7 | else if abort\_local\_xfer() then 8 | PRIV\_CMD.arg0 $\leftarrow$ 1; 9 PRIV CMD.op $\leftarrow$ 0;

## 4.4 CU Requests

In some cases, the TCU needs assistance of the CU or wants to notify the CU of an event. For example, if a message for another activity than the currently running activity (CUR ACT) is received, the assistance of the CU is needed.

Since multiple CU requests might occur simultaneously, the TCU keeps a queue of pending CU requests and handles them in FIFO order. To handle the first in the queue, the TCU writes to CU\_REQ and injects an interrupt to inform the CU about the request. After the handling of the CU request, the CU is expected to write to CU\_REQ again to signal the completion of the request. Upon receiving this signal, as described in algorithm 17, the TCU starts the next CU request, if there is any. New CU requests, as described in algorithm 16, are appended to the queue and started, if possible.

## 4.4.1 Pseudo Code

The following pseudo code describes the TCU's behavior regarding CU requests in more detail.

## Algorithm 16: Enqueuing and starting of CU requests.

```
Function queue_foreign_msg_req(act, ep):
queue.enqueue(act | ep | 2);
try_start_req();
End Function

Function queue_pmp_failure_req(phys, write, error):
queue.enqueue(phys | write | error | 3);
try_start_req();
End Function

Function try_start_req():
if CU_REQ.type == 0 and not queue.empty() then
| CU_REQ ← queue.front();
End Function
```

## Algorithm 17: Dequeuing and finishing of CU requests.

## 4.4.2 Registers

Register 4.4: CU REQ (0xF000\_2000)



type the type (0 = idle, 1 = response, 2 = foreign message, 3 = PMP failure)

As the CU\_REQ register is used for different kinds of requests and responses, most of the bits depend on the type of request/response, defined in the following.

Register 4.5: CU REQ for foreign message requests (0xF000\_2000)



ep the receive EP which received a message

act the activity that received the message

Register 4.6: CU\_REQ for PMP failure requests (0xF000\_2000)



phys the physical access for which the access failed

error the error code:

- NO PMP EP: the EP is greater or equal to the number of PMP EPs
- NO\_MEP: the EP is no memory endpoint
- OUT\_OF\_BOUNDS: the access refers outside of the memory EP's region
- NO\_PERM: the memory EP does not have the required permission

write 1 for write accesses and 0 for read accesses

Register 4.7: CU REQ for responses (0xF000\_2000)



## 4.5 Translation Look-aside Buffer

With virtual memory support, the TCU maintains a TLB to cache recent address translations. These translations are exclusively used for local transfers and thus always explicitly triggered by the software on the CU via TCU commands. The privileged software is responsible to remove entries from the TLB when pages get unmapped from the application's

virtual address space or if page permissions were downgraded. Additionally, the TCU can assume that TLB entries stay valid during the complete execution of a command. In other words, the privileged software is responsible to abort a potentially running command when removing entries from the TLB to ensure that it is not used anymore.

The TLB contains a 52-bit virtual page number (virtual address shifted right by 12 bits), 16-bit activity id, 20-bit physical page number (physical address shifted right by 12 bits), and 3 bits for flags. The virtual and physical address are always page-size aligned. The flags are defined as follows:

- READ (1): read permission,
- WRITE (2): write permission,
- FIXED (4): fixed entry, will not be evicted.

If no flag bit is set, the TLB entry is invalid and will be ignored during lookups.

## 4.6 Physical Memory Protection

With virtual memory support, tiles get access to a shared physical memory. The mapping from virtual to physical memory is performed by privileged software on each tile. To prevent that this privileged software and the CU within the tile is part of the trusted computing base (as it can access all physical memory without further measures), the TCU supports physical memory protection.

The physical memory of each tile is split into multiple fixed-sized regions, whereas each region is protected by a memory EP. The current implementation uses four regions of 1 GiB each and thus uses the upper two bits of the physical address to determine the memory EP. In other words, the first four EPs define to which parts of external memories the tile has access and also defines the access permissions (read and/or write).

Instead of connecting the last-level cache (LLC) directly to the NoC, the LLC is connected to the TCU's physical memory protection, which validates and translates the address before passing it to the NoC. The following pseudo code describes this process:

Algorithm 18: The validation and translation of physical addresses.

```
1 Function llc miss(phys, size, access):
      addr \leftarrow phys - 0x100000000;
2
      epid \leftarrow addr >> 30;
3
4
      off \leftarrow addr & 0x3FFFFFFF;
      if epid >= 4 then
5
         return and queue pmp failure req(phys, access == WRITE,
 6
           NO PMP EP)
      ep \leftarrow read ep(epid);
7
      if ep.type != MEMORY then
8
         return and queue pmp failure req(phys, access == WRITE, NO MEP)
 9
      if ep.rw & access == 0 then
10
         return and queue pmp failure req(phys, access == WRITE,
11
           NO PERM)
      if off + size > ep.size then
12
         return and queue pmp failure req(phys, access == WRITE,
13
          OUT OF BOUNDS)
      if access == READ then
14
         read remote(ep.tile, ep.addr + off, size);
15
      else
16
         write remote(data, ep. tile, ep. addr + off, size);
17
18 End Function
```

The function llc\_miss above is called for each LLC miss and validates whether the memory access is allowed before performing the memory access. The first parameter specifies the physical address, the second parameter specifies the cache-line size, and the third parameter specifies whether the access reads from memory or writes to memory. Note that the current implementation substracts 0x10000000 from the physical access, because the Rocket Core maps the DRAM to that address.

If the access fails, a PMP-failure CU request is enqueued and the PMP access is ignored. This is because PMP accesses are triggered by last-level cache misses, but the code causing the access executed potentially a long time ago. Thus, the software has no chance to handle this case except for reporting an error.

## Chapter 5

## External Interface

The external interface of the TCU allows remote tiles to retrieve meta information about the tile and TCU and manipulate its state.

## 5.1 Meta Information

The first part of the external interface are meta information about the TCU or the tile it belongs to that can be retrieved and partially also be changed. The available TCU features can be configured through the FEATURES register, which has the following format:

Register 5.1: FEATURES (0xF000 0000)

|    | vpatch |    | VINITION | virtialor | reserved cities     | ethel |
|----|--------|----|----------|-----------|---------------------|-------|
| 63 | 56     | 55 | 48       | 47 32     | 31 3 2 1 0          |       |
|    | ?      |    | ?        | ?         | uninitialized 0 0 1 | Reset |

vmajor the TCU major version number

vminor the TCU minor version number

vpatch the TCU patch version number

ctxsw whether the context-switching extension is available

vm whether the virtual-memory extension is available

kernel whether the TCU belongs to a kernel tile

At reset, FEATURES.kernel is set to 1, so that all tiles are kernel tiles. The software starting on one tile can afterwards downgrade the other tiles to user tiles. If FEATURES.kernel is 1, the CU can write to endpoint registers. This can be used to create a communication

channel to the TCU's MMIO region in another tile, which allows to establish other communication channels by writing to the endpoint registers within the MMIO region.

The bits FEATURES.ctxsw and FEATURES.vm control whether the context-switching and virtual-memory extension is enabled, respectively. If the former is disabled, foreign message receptions do not raise a CU request. If the latter is disabled, no address translation is performed and thus no translation CU request is raised. The behavior of privileged commands is undefined if the associated extension is disabled.

The TCU uses semantic versioning<sup>1</sup> to keep track of changes. Thus, incompatible changes result in a new major version, compatible changes result in a new minor version, and bugfixes result in a new patch version. All three version numbers are implementation defined and can be used to verify whether the software is compatible to the TCU implementation at hand. The version cannot be changed at runtime. The major and minor version of the implementation should correspond to the major and minor version of the specification it implements, which is shown on the title page of this document.

Besides FEATURES, the TCU provides the register TILE\_DESC that contains a description of the tile. The description is set by the hardware and cannot be changed.

<sup>&</sup>lt;sup>1</sup>https://semver.org

Register 5.2: TILE DESC (0xF000\_0008)



memory the internal memory size in 4 KiB pages attr additional attributes with the following bits:

- BOOM (1): the tile contains a BOOM core
- ROCKET (2): the tile contains a Rocket core
- NIC (4): a network interface card attached to the core
- SERIAL (8): a serial interface attached to the core
- IMEM (16): the tile has an internal memory

isa the instruction set architecture:

- NONE (0): dummy ISA for memory tiles
- RISCV (1)

type the type of tile:

- COMP (0): contains a processor for computation
- MEM (1): contains memory

Note that other values and bits are currently not defined. The memory size is 0 if the attribute IMEM is not set and the size of the internal memory in 4 KiB pages otherwise.

## 5.2 External Commands

The TCU supports external commands, which are triggered by writing to the EXT\_CMD register and feedback is given via this register as well. The EXT\_CMD register has the following format:

Register 5.3: EXT CMD (0xF000\_0010)



arg an argument for the operation

err the result of the operation (output field)

op the operation to execute

The TCU supports the following external commands with the opcodes in parentheses. Other opcodes lead to an UNKNOWN\_CMD error.

- IDLE (0): don't do anything,
- INV\_EP (1): invalidate an endpoint.

## 5.3 Pseudo Code Building Blocks

The following sections use pseudo code to describe the behavior of the external TCU commands, based on the following building blocks:

• ext\_stop(error): stop the execution of the external command by setting the opcode in EXT\_CMD.op to 0 and EXT\_CMD.err to the given error.

## 5.4 Command Description

## 5.4.1 INV\_EP

```
Algorithm 19: The TCU's INV_EP command.
```