The goal of the project is to implement a virtual memory simulator in order to understand the behavior of a page table and the page replacement algorithms.

### Part 1: Page Table

In modern operating systems, **virtual memory** is a fundamental feature that enables processes to execute efficiently, even when their memory requirements exceed the available physical memory. Virtual memory abstracts the physical memory, allowing each process to operate within its own virtual address space. Central to this mechanism is the **page table**, a critical data structure that maintains the mapping between a process's virtual addresses and the physical addresses in main memory. By managing these mappings, the page table ensures that only the necessary portions of a process are loaded into memory, optimizing memory usage and enabling multiple processes to run concurrently without interfering with each other's memory spaces.

The virtual memory simulator employs two essential data structures to effectively manage memory mappings: the **Page Table Entry (PTE)** and the **Inverted Page Table Entry (IPTE)**. Each **PTE** encapsulates critical information about a virtual page, including the **Physical Frame Number (PFN)**, which indicates the specific physical memory frame where the page resides. Additionally, each PTE contains a **Valid Bit** that signifies whether the page is currently loaded in physical memory and a **Dirty Bit** that denotes if the page has been modified since its last load. Complementing the PTE, the **IPTE** associates each physical frame with its corresponding process through the **Process ID (pid)** and the **Virtual Page Number (VPN)**, facilitating efficient reverse lookups. This dual structure ensures accurate and efficient mapping between virtual addresses and physical memory, enabling seamless memory management across multiple processes.

Initially, all physical frames are marked as free, indicating their availability for allocation. The **page allocation policy** implemented is straightforward: assign the first available free frame to a requesting virtual page. This sequential allocation continues until the free-frame list is exhausted. Once no free frames remain, the simulator invokes a **page replacement policy** to select a victim frame for replacement. The chosen page is then **swapped out** if it's marked as dirty, ensuring that any modifications are preserved. Subsequently, the new page is **loaded** into the freed frame from the swap disk. This policy ensures that memory is utilized efficiently while adhering to the constraints of limited physical resources, maintaining system stability and performance even under high memory demand.

#### Memory Management Unit (MMU)

The **Memory Management Unit (MMU)** serves as the cornerstone of the virtual memory simulator, responsible for translating virtual addresses generated by processes into corresponding physical addresses in memory. This translation is achieved by dividing each virtual address into two distinct components: the **Virtual Page Number (VPN)** and the **Offset**. The VPN identifies the specific page within the process's address space, while the offset pinpoints the exact byte within that page. Specifically, the simulator isolates the VPN by shifting the virtual address right by eight bits and extracts the offset by applying a bitwise AND operation with 0xFF. This segmentation allows the MMU to efficiently map virtual addresses to physical frames using the information stored in the **Page Table**, facilitating swift and accurate memory access.

### **Get Physical Frame Number (get\_PFN)**

The get\_PFN function is responsible for verifying the presence and validity of a requested virtual page in the page table. It receives the Process ID (pid), the Virtual Page Number (VPN), and the Request Type (reqType) as inputs. The function accesses the page table entry corresponding to the given VPN and checks the Valid Bit to determine if the page is currently loaded in physical memory—a condition known as a page hit. If the page is valid and present in memory, the function handles write requests by setting the Dirty Bit, indicating that the page has been modified. Additionally, if the CLOCK-Pro replacement policy is active, the function sets the Reference Bit for the corresponding PFN to mark recent usage. Upon a successful page hit, the function returns

the PFN, facilitating the translation to the physical address. Conversely, if the page is not valid or absent—a page miss—the function returns -1, signaling the need for further handling by the pagefault\_handler.

### Page Fault Handler (pagefault\_handler)

The **pagefault\_handler function** efficiently manages the fault and ensure the seamless loading of the requested page into physical memory. The function initiates by attempting to locate a free physical frame using the provided get\_freeframe() method. If a free frame is available, it is directly assigned to the requesting virtual page, and the page table is promptly updated to reflect this new mapping, marking the page as valid and setting the dirty bit based on the type of request (read or write).

However, if no free frames are available, the function resorts to the active page replacement policy by calling **find\_replacement()** to select a victim frame for eviction. Once a victim frame is identified, the corresponding Inverted Page Table Entry (IPTE) is retrieved to determine the owning process and the virtual page number of the page currently occupying that frame. If the victim page is marked as dirty indicating that it has been modified since being loaded into memory the swap\_out() method is invoked to write the page back to the swap disk, thereby preserving data integrity. Subsequently, the requested page is loaded into the now-vacant frame using the swap\_in() function. The page table and IPTE are updated to establish the new mapping between the Process ID (pid), Virtual Page Number (VPN), and Physical Frame Number (PFN).

### **Initial Page Replacement Policy: ZERO Replacement**

The simulator implements the **ZERO replacement algorithm**, a simplistic policy that always selects frame 0 for replacement when physical memory is full.

The ZERO replacement policy is straightforward: whenever a page needs to be replaced due to a page fault and no free frames are available, frame 0 is chosen as the victim. This approach simplifies initial testing and validation of the page table and fault handling mechanisms, ensuring that the core functionality operates correctly before introducing additional complexity with more advanced algorithms.

I run this program using belady\_input, example.txt and also match the output with vm\_reference.

```
./vm 3 0 example_inputs/belady_input.tx
                                        Replacement Policy: 0 - ZERO
        6. # FRAMES: 3. # PROCS: 1.
oid 0, W]
                                                                                                                a [miss]
b [miss]
                                                                                             0x0100
      w]
w]
pid 0,
          0x0200 -->
                      0x0100:
                                   [miss]
oid 0,
          0x0300
                       0x0200:
                                   [miss]
                                                                                          w1
                                                                                             0x0300
                                                                                                        0x0200:
                                                                                                                   [miss
          0x0400
                                   [miss
          0x0100
                  --> 0x0000:
                                                                                                                   [miss
                       0x0100:
          0x0200
          0x0500
                       0x0000
          0x0100
                   --> 0x0000:
                                   [miss]
          0x0200
          0x0300
                  --> 0x0200:
                                   [hit]
                                                                                                                   [hit]
          0x0400
                  --> 0x0000:
                                   [miss]
age Hit: 3 (25.00%)
                                                                                    ge Miss: 9 (75.00%)
age Miss: 9 (75.00%)
wap Read: 9
```

```
odin OS_Proj3]$_./vm_reference 3 0 example inputs/example.txt
                                                                                           mb69711@csci-odin OS_Proj3]$ ./vm 3 0 example_inputs/example.tx
# PAGES: 8, # FRAMES: 3, # PROCS: 1, Replacement Policy: 0 - ZERO
                                                                                         # PAGES: 8, # FRAMES: 3, # PROCS: 1, Replacement Policy: 0 - ZERO [pid 0, W] 0x0700 --> 0x0000: A [miss]
[pid 0, W] 0x0700 --> 0x0000: A [miss]
[pid 0, W] 0x0000 --> 0x0100: B
                                    [miss]
                                                                                          [pid 0, W] 0x0000 --> 0x0100: B [miss
[pid 0, W] 0x0100 --> 0x0200:
                                    [miss]
                                                                                         [pid 0, W] 0x0100
                                                                                                               --> 0x0200:
                                                                                                                               [miss]
[pid 0, W] 0x0200 --> 0x0000:
                                    [miss]
[pid 0, W] 0x0000 --> 0x0100:
                                                                                          [pid 0, W] 0x0000
                                                                                                               --> exelee.
                                                                                                                            E [hit]
[pid 0, W] 0x0300 --> 0x0000:
                                    [miss]
                                                                                         [pid 0, W] 0x0300
                                                                                                                -> 0x0000:
                                                                                                                               [miss]
[pid 0, R] 0x0000 --> 0x0100:
                                    [hit]
[pid 0, W] 0x0400 --> 0x0000:
                                                                                         [pid 0, W] 0x0400
[pid 0, R] 0x0200
                                                                                                               --> axaaaa:
                                                                                                                               [miss]
[pid 0, R] 0x0200 --> 0x0000: D
[pid 0, R] 0x0300 --> 0x0000: F
                                    [miss]
                                                                                                                -> 0x0000: D
                                                                                                                               [miss]
                                    [miss]
                                                                                                  R] 0x0300
[pid 0, W] 0x0000
                                                                                         [pid 0, W] 0x0000
[pid 0, W] 0x0300
                                                                                                              --> 0x0100:
                                                                                                                            H [hit]
                                 I [hit]
[pid 0, W] 0x0300 --> 0x0000:
                                                                                                     0x0300
                                                                                                               --> 0x0000:
                                                                                                                            I [hit]
[pid 0, R] 0x0200
                    --> 0x0000: D
                                    [miss]
                                                                                                  R] 0x0200
[pid 0, R] 0x0100
                                                                                         [pid 0, R] 0x0100 --> 0x0200: C [hit]
[pid 0, R] 0x0200 --> 0x0000:
                                    [hit]
                                                                                         [pid 0, R]
                                                                                                     0x0200
                                                                                                                               [hit
                                                                                         [pid 0, R] 0x00000 --> 0x0100:
[pid 0, R] 0x0100 --> 0x0200:
[pid 0, R] 0x0700 --> 0x00000:
                                                                                                                               [hit
[pid 0, R] 0x0000
                    --> 0x0100: H [hit]
[pid 0, R] 0x0100 --> 0x0200:
                                                                                                                            C [hit]
[pid 0, R] 0x0700 --> 0x0000:
[pid 0, R] 0x0000 --> 0x0100: H [hit]
                                                                                         [pid 0, R] 0x0000 --> 0x0100: H [hit]
[pid 0, R] 0x0100 --> 0x0200: C [hit]
                                                                                         [pid 0, R] 0x0100 --> 0x0200: C [hit]
Request: 20
                                                                                         Request: 20
Page Hit: 10 (50.00%)
                                                                                         Page Hit: 10 (50.00%)
Page Miss: 10 (50.00%)
                                                                                         Page Miss: 10 (50.00%)
Swap Read: 10
                                                                                         Swap Read: 10
```

### Part 2: Page Replacement Algorithm

In virtual memory systems, efficient management of physical memory is paramount to ensure optimal system performance. When physical memory frames are exhausted, the operating system must decide which existing pages to evict to accommodate new page requests. Page replacement algorithms are crucial in making these decisions, balancing factors such as access patterns, page usage frequency, and system overhead. This section explores the implementation of four-page replacement strategies within the virtual memory simulator: First-In-First-Out (FIFO), Least Recently Used (LRU), CLOCK, and the advanced CLOCK-Pro.

#### First-In-First-Out (FIFO)

The **First-In-First-Out (FIFO)** page replacement algorithm employs a straightforward mechanism to manage memory frames. It utilizes a counter, fifo\_position, which keeps track of the next frame slated for replacement in a cyclical fashion. Whenever a page needs to be evicted from memory, the algorithm selects the frame currently pointed to by fifo\_position. After selecting the frame, fifo\_position is incremented by one and then taken modulo the total number of frames (MAX\_PFN) to ensure it wraps around seamlessly. This approach ensures that frames are replaced in the exact order they were loaded into memory, maintaining a simple and predictable replacement pattern.

I tested FIFO with belady\_input, example.txt, my generated input and also match the output with vm\_reference.

```
mb69711@csci-odin OS_Proj3]$ ./vm 3 1 example_inputs/belady_input.txt
# PAGES: 6, # FRAMES: 3, # PROCS: 1, Replacement Policy: 1 - FIFO [pid 0, W] 0x0100 --> 0x0000: a [miss] [pid 0, W] 0x0200 --> 0x0100: b [miss]
                                                                                         PAGES: 6, # FRAMES: 3, # PROCS: 1, Replacement Policy: 1 - FIFO
                                                                                        [pid 0, W] 0x0100 --> 0x0000: a [miss]
                                                                                        [pid 0, W] 0x0200 -->
                                                                                                                  0x0100: b
                                                                                                                               [miss]
                                                                                         [pid 0, W] 0x0300
[pid 0, W] 0x0300 --> 0x0200:
                                  c [miss]
                                                                                         pid 0, W] 0x0400 --> 0x0000: d
                                                                                                                               [miss
[pid 0, W] 0x0400
                                     [miss
                                                                                         [pid 0, R] 0x0100 --> 0x0100: a
                                                                                                                               [miss]
[pid 0, R] 0x0100 --> 0x0100:
                                                                                         pid 0, R] 0x0200 --> 0x0200:
[pid 0, R] 0x0200 --> 0x0200:
                                                                                                                               [miss]
                                     [miss
[pid 0, W] 0x0500
                                                                                         pid 0, W] 0x0500 --> 0x0000:
                                                                                                                               [miss
[pid 0, R] 0x0100 --> 0x0100:
                                                                                         [pid 0, R] 0x0100 --> 0x0100: a
[pid 0, R] 0x0200 --> 0x0200: b
                                                                                                                               [hit]
                                      [hit]
[pid 0, R] 0x0200 --> 0x0200:
                                                                                         pid 0, R] 0x0300 --> 0x0100:
[pid 0, R] 0x0400 --> 0x0200: d [miss]
[pid 0, R] 0x0500 --> 0x0000: e [hit]
                                                                                         [pid 0, R] 0x0400 --> 0x0200: d
                                                                                        [pid 0, R] 0x0500 --> 0x0000: e [hit]
Page Hit: 3 (25.00%)
                                                                                         age Hit: 3 (25.00%)
Page Miss: 9 (75.00%)
                                                                                          age Miss: 9 (75.00%)
 wap Read: 9
```

```
HES: 3, # PROCS: 1, R
-> 0x0000: A [miss]
-> 0x0100: B [miss]
-> 0x0100: C [miss]
-> 0x0100: D [miss]
-> 0x0100: E [miss]
-> 0x0100: E [miss]
-> 0x0100: E [miss]
-> 0x0100: D [miss]
-> 0x0100: D [miss]
-> 0x0000: D [miss]
-> 0x0000: D [miss]
-> 0x0200: F [miss]
-> 0x0200: F [miss]
                                                                                                  PAGES: 8, # FRAMES: 3, # PROCS: 4, Replacement Policy: 1 - FIFO
                                                                                                [pid 0, R] 0x0653 --> 0x0053: A [miss]
                                                                                                 pid 0, W]
                                                                                                 pid 0, R]
                                                                                                              0x05c5 --> 0x01c5: A [miss]
                                                                                                              0x004f --> 0x024f: g [miss]
                                                                                                 pid 1, W]
                                                                                                 pid 0,
                                                                                                              0x02ch
                                                                                                                         --> 0x00ch:
                                                                                                                                             miss
                                                                                                              0x06b9
                                                                                                                              0x01b9:
                                                                                                                                            [miss
                                                                                                              0x0104
                                                                                                                              0x0204:
                                                                                                 pid 0
                                                                                                              0x0148 --> 0x0248:
                                                                                                                                            [hit]
                                                                                                                              0x00e3:
                                                                                                              0x00e3
                                                                                                                                            miss
                                                                                                              0x0477
                                                                                                                        --> 0x0177:
                                                                                                 pid 0, R] 0x01d4 --> 0x02d4: h [hit]
                                                                                                              0x0781 --> 0x0281: m [miss]
                                                                                                 pid 3, R] 0x053c --> 0x003c: A [miss]
                                                                                                 age Hit: 4 (28.57%)
                                                                                                 age Miss: 10 (71.43%)
                                                                                                 wap Write: 5
                                                                                                 mb69711@csci-odin OS_Proj3]$ ./vm_reference 3 1 example_inputs/generated_input.txt
                                                                                                  PAGES: 8, # FRAMES: 3, # PROCS: 4, Replacement Policy: 1 -
                                                                                                [pid 0, R] 0x0653 --> 0x0053: A [miss]
[pid 0, W] 0x061f --> 0x001f: S [hit]
                                                                                                  oid 0, R] 0x05c5 --> 0x01c5: A [miss
                                                                                                                                         g [miss]
                                                                                                              0x004f --> 0x024f:
                                                                                                 pid 1, W
                                                                                                              0x02cb --> 0x00cb:
                                                                                                                                             [miss
                                                                                                 pid 1, W
                                                                                                              0x06b9
                                                                                                                         --> 0x01b9:
                                                                                                                                            [miss
                                : I [hit]
: D [hit]
: C [miss
: D [miss
: H [hit]
: C [hit]
                                                                                                              0x0148 --> 0x0248:
                                                                                                                                             [hit]
                                                                                                              0x00e3
                                                                                                                        --> 0x00e3:
                                                                                                 pid 1, W
                                                                                                                                            [miss]
                                                                                                              0x0477 --> 0x0177:
                                                                                                 pid 0, R] 0x01d4 --> 0x02d4: h
                                                                                                                                            [hit]
                                                                                                 pid 3, W] 0x0781 --> 0x0281: m
                                                                                                                                            [miss]
                                                                                                  oid 3, R] 0x053c --> 0x003c: A [miss
equest: 20
Tage Hit: 5 (25.00%)
Tage Miss: 15 (75.00%)
Wap Read: 15
Wap Write: 8
                                                                                                  ge Hit: 4 (28.57%)
                                                                                                 age Miss: 10 (71.43%)
                                                                                                  ap Write: 5
   o Write: 8
59711@csci-odin OS_Proj3]$
                                                                                                   o69711@csci-odin OS_Proj3]$
```

The table illustrates the **FIFO page replacement algorithm**'s performance as the number of physical frames increases from three to six using belady input.

| Number of | Page | Hit Rate | Page   | Miss Rate | Swap  | Swap   |
|-----------|------|----------|--------|-----------|-------|--------|
| Frames    | Hits | (%)      | Misses | (%)       | Reads | Writes |
| 3         | 3    | 25.00%   | 9      | 75.00%    | 9     | 4      |
| 4         | 2    | 16.67%   | 10     | 83.33%    | 10    | 5      |
| 5         | 7    | 58.33%   | 5      | 41.67%    | 5     | 0      |
| 6         | 7    | 58.33%   | 5      | 41.67%    | 5     | 0      |

#### Least Recently Used (LRU) Page Replacement Algorithm

The Least Recently Used (LRU) page replacement algorithm in the simulator is meticulously implemented using a doubly linked list to accurately track the usage of each memory frame. The core function, lru(), identifies and removes the least recently used frame by targeting the tail of the list, thereby selecting it for eviction when a page fault occurs. When a new page is accessed or loaded into memory, the add\_to\_lru(int PFN) function is invoked to insert the corresponding frame at the head of the linked list, marking it as the most recently used. This dynamic insertion maintains the list's order, ensuring that the head always points to the most recently accessed frame. Additionally, whenever an existing page is accessed again, the update\_lru(int PFN) function is called to move the accessed frame from its current position to the head of the list, effectively updating its status as the most recently used. This systematic updating ensures that frequently accessed pages remain near the front of the list, while less active pages naturally migrate towards the tail, making them prime

candidates for replacement when necessary. Through this organized approach, the LRU algorithm optimizes memory usage by retaining pages that are actively in use and efficiently managing the eviction of those that are not, thereby enhancing the overall performance and responsiveness of the virtual memory system.

I tested LRU with belady\_input, my generated input, input1 and also match the output with vm\_reference.

```
#MODO/LIECTSCI-Odin OS_Proj3]$ ./vm 3 2 example_inputs/generated_input.txt

P PAGES: 8, # FRAMES: 3, # PROCS: 4, Replacement Policy: 2 - LRU

pid 0, R] 0x0653 --> 0x0053: A [miss]

pid 0, R] 0x0655 --> 0x0165: 5 [hit]
                                                                                                                                                                                                                W] 0x0617 --> 0x0617: S [nit]
R] 0x05c5 --> 0x01c5: A [miss]
W] 0x004f --> 0x024f: g [miss]
R] 0x007c --> 0x027c: g [nit]
R] 0x02cb --> 0x000cb: A [miss]
W] 0x06b9 --> 0x01b9: P [miss]
                                                                                                                                                                                                  pid 0, R] 0x05c5
pid 1, W] 0x004f
                    csci-odin OS_Proj3]$ ./vm 3 2 example_inputs/belac
6, # FRAMES: 3, # PROCS: 1, Replacement Policy: 2
 | pid 0, W| 0x0100 --> 0x0000: a [miss]
|pid 0, W| 0x0100 --> 0x0000: a [miss]
|pid 0, W| 0x0200 --> 0x0100: b [miss]
|pid 0, W| 0x0300 --> 0x0200: c [miss]
|pid 0, W| 0x0400 --> 0x0000: c [miss]
|pid 0, W| 0x0400 --> 0x0000: d [miss]
|pid 0, R| 0x0200 --> 0x0200: b [miss]
|pid 0, R| 0x0200 --> 0x0200: b [miss]
                                                                                                                                                                                                  pid 1, W] 0x06b9
pid 0, R] 0x0104
                                                                                                                                                                                                  pid 0, R] 0x0104 --> 0x0204: A
pid 0, W] 0x0148 --> 0x0248: h
                                                                                                                                                                                                  pid 1, W] 0x00e3 --> 0x00e3: h [miss]
pid 2, R] 0x0477 --> 0x0177: A [miss]
pid 0, R] 0x01d4 --> 0x02d4: h [hit]
 pid 3, W] 0x0781 --> 0x0081: m [miss]
pid 3, R] 0x053c --> 0x013c: A [miss]
                                                                                                                                                                                                  age Hit: 4 (28.57%)
age Miss: 10 (71.43%)
                                                                                                                                                                                                    ap Read: 10
 Page Hit: 2 (16.67%)
Page Miss: 10 (83.33%)
Swap Read: 10
                                                                                                                                                                                                 wwap Write: 4
[mb69711@csci-odin OS_Proj3]$ ./vm_reference 3 2 example_inputs/generated_input.txt
# PAGES: 8, # FRAMES: 3, # PROCS: 4, Replacement Policy: 2 - LRU
[pid 0, R] 0x0653 --> 0x0053: A [miss]
[pid 0, N] 0x061f --> 0x001f: 5 [hit]
[pid 0, R] 0x05c5 --> 0x01c5: A [miss]
[pid 0, R] 0x05c5 --> 0x01c5: A [miss]
[pid 1, N] 0x004f --> 0x024f: g [miss]
[pid 1, R] 0x007c --> 0x027c: g [hit]
[pid 1, R] 0x007c --> 0x02ch: A [misc]
Swap Write: 5
[mb69711@csci-odin OS_Proj3]$ ./vm_reference 3 2 example_inputs/belady_input.txt
PAGES: 6, FRAMES: 3, # PROCS: 1, Replacement Policy: 2 - LRU
[pid 0, W] 0x0100 --> 0x0000: a [miss]
[pid 0, W] 0x0200 --> 0x0200: c [miss]
[pid 0, W] 0x0400 --> 0x0200: c [miss]
[pid 0, W] 0x0400 --> 0x0100: a [miss]
[pid 0, W] 0x0400 --> 0x0100: a [miss]
[pid 0, R] 0x0200 --> 0x0200: b [mis]
[pid 0, R] 0x0200 --> 0x0200: b [mis]
[pid 0, R] 0x0200 --> 0x0200: b [miss]
[pid 0, R] 0x0400 --> 0x0100: d [miss]
[pid 0, R] 0x0400 --> 0x0100: d [miss]
[pid 0, R] 0x0400 --> 0x0100: d [miss]
                                                                                                                                                                                                  pid 0, K | 0x09cs --> 0x01cs: A | pid 1, W | 9x094f --> 0x024f: g | pid 1, R | 9x097c --> 0x027c: g | pid 0, R | 0x026c --> 0x002cs: A | pid 0, R | 0x060s --> 0x010s: P | pid 0, R | 0x0104 --> 0x0204: A | pid 0, W | 0x0148 --> 0x0204: A | pid 0, W | 0x0148 --> 0x0248: h | pid 1, W | 0x0048 --> 0x0248: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1, W | 0x0048 --> 0x0048: h | pid 1
                                                                                                                                                                                                                                                                            [miss]
[miss]
                                                                                                                                                                                                                                                                            miss
                                                                                                                                                                                                  pid 1, W] 0x00e3 --> 0x00e3: h
                                                                                                                                                                                                                                                                            [miss]
                                                                                                                                                                                                  pid 2, R] 0x0477 --> 0x0177: A
pid 0, R] 0x01d4 --> 0x02d4: h
                                                                                                                                                                                                  pid 3, W] 0x0781 --> 0x0081: m [miss]
pid 3, R] 0x053c --> 0x013c: A [miss]
 Request: 12
Page Hit: 2 (16.67%)
Page Miss: 10 (83.33%)
                                                                                                                                                                                                  age Hit: 4 (28.57%)
                                                                                                                                                                                                  age Miss: 10 (71.43%)
wap Read: 10
[mb69711@csci-odin OS_Proj3]$ ./vm 3 2 example_inputs/input1.tx
# PAGES: 8, # FRAMES: 3, # PROCS: 1, Replacement Policy: 2 - LRU
                                                                                                                                                                                               # PAGES: 8, # FRAMES: 3, # PROCS: 1, Replacement Policy: 2 - LRU
[pid 0, W] 0x035a --> 0x005a: F [miss]
[pid 0, W] 0x035a --> 0x005a: F [miss]
[pid 0, R] 0x059d --> 0x019d: A [miss]
                                                                                                                                                                                               [pid 0, R] 0x059d --> 0x019d: A [miss]
[pid 0, W] 0x07f4 --> 0x02f4: h
                                                                                       [miss]
                                                                                                                                                                                                pid 0, W] 0x07f4 --> 0x02f4:
[pid 0, W] 0x03fe --> 0x00fe:
                                                                                       [hit]
                                                                                                                                                                                                pid 0, W] 0x03fe --> 0x00fe:
                                                                                                                                                                                                                                                                                     [hit]
 [pid 0, W] 0x0051 --> 0x0151: I
                                                                                        [miss]
                                                                                                                                                                                               [pid 0, W] 0x0051 --> 0x0151: I
                                                                                                                                                                                                                                                                                     [miss]
 [pid 0, W] 0x03ef --> 0x00ef: W
                                                                                                                                                                                               [pid 0, W] 0x03ef --> 0x00ef: W
                                                                                                                                                                                                                                                                                    [hit]
 [pid 0, R] 0x0011 --> 0x0111: I
                                                                                       [hit]
                                                                                                                                                                                                pid 0, R] 0x0011 --> 0x0111: I
                                                                                                                                                                                                                                                                                    [hit]
 [pid 0, W] 0x04fe --> 0x02fe: x
                                                                                        [miss]
                                                                                                                                                                                                pid 0, W] 0x04fe --> 0x02fe:
 [pid 0, R] 0x0621 --> 0x0021: A [miss]
                                                                                                                                                                                                pid 0, R] 0x0621 --> 0x0021: A
                                                                                                                                                                                                                                                                                     [miss
 [pid 0, R] 0x0395 --> 0x0195: W
                                                                                                                                                                                                pid 0, R] 0x0395 --> 0x0195: W
                                                                                       miss
                                                                                                                                                                                                                                                                                     [miss
 [pid 0, R] 0x005f --> 0x025f: I
                                                                                       [miss]
                                                                                                                                                                                               [pid 0, R] 0x005f --> 0x025f: I
                                                                                                                                                                                                                                                                                    [miss
 [pid 0, R] 0x0398 --> 0x0198: W
                                                                                                                                                                                               [pid 0, R] 0x0398 --> 0x0198: W [hit]
                                                                                       [hit]
 [pid 0, W] 0x0498 --> 0x0098:
                                                                                                                                                                                                pid 0, W] 0x0498 --> 0x0098: j
 [pid 0, R] 0x0650 --> 0x0250: A
                                                                                       [miss]
                                                                                                                                                                                                pid 0, R] 0x0650 --> 0x0250: A
                                                                                                                                                                                                                                                                                     [miss]
 [pid 0, R] 0x03c6 --> 0x01c6: W [hit]
                                                                                                                                                                                               [pid 0, R] 0x03c6 --> 0x01c6: W [hit]
 [pid 0, R] 0x07a5 --> 0x00a5: h [miss]
                                                                                                                                                                                               [pid 0, R] 0x07a5 --> 0x00a5: h [miss]
                                                                                                                                                                                               [pid 0, W] 0x0194 --> 0x0294: 1 [miss]
 [pid 0, W] 0x0194 --> 0x0294: 1 [miss]
                                                                                                                                                                                               [pid 0, W] 0x0353 --> 0x0153: q [hit]
 [pid 0, W] 0x0353 --> 0x0153: q [hit]
 [pid 0, R] 0x02e2 --> 0x00e2: A
                                                                                                                                                                                               [pid 0, R] 0x02e2 --> 0x00e2: A
[pid 0, W] 0x03f8 --> 0x01f8: Q [hit]
                                                                                                                                                                                               [pid 0, W] 0x03f8 --> 0x01f8: Q [hit]
Request: 20
                                                                                                                                                                                               Request: 20
                                                                                                                                                                                                Page Hit: 7 (35.00%)
Page Hit: 7 (35.00%)
                                                                                                                                                                                                Page Miss: 13 (65.00%)
Page Miss: 13 (65.00%)
             Read: 13
                                                                                                                                                                                                  wap Read: 13
   wap
```

The table illustrates the **LRU page replacement algorithm**'s performance as the number of physical frames increases from three to six using belady input.

Swap Write: 5

ID-811281302

| Number of<br>Frames | Page<br>Hits | Hit Rate (%) | Page<br>Misses | Miss<br>Rate(%) | Swap<br>Reads | Swap<br>Writes |
|---------------------|--------------|--------------|----------------|-----------------|---------------|----------------|
| 3                   | 2            | 16.67%       | 10             | 83.33%          | 10            | 5              |
| 4                   | 4            | 33.33%       | 8              | 66.67%          | 8             | 4              |
| 5                   | 7            | 58.33%       | 5              | 41.67%          | 5             | 0              |
| 6                   | 7            | 58.33%       | 5              | 41.67%          | 5             | 0              |

### **CLOCK Page Replacement Algorithm**

The **CLOCK** page replacement algorithm in the simulator is implemented using **a circular buffer** and a reference bit array to efficiently manage memory frames. The core function, clock(), continuously scans the physical frames in a cyclic manner, starting from the current position of clockHand. For each frame, it checks the corresponding reference bit in the clockReferenceBits array. If the reference bit is 0, indicating that the page has not been recently accessed, the algorithm selects this frame for eviction by returning its **Physical Frame Number (PFN)**. Before moving to the next frame, clock() sets the reference bit of the selected frame to 1, preparing it for future reference. If the reference bit is 1, the algorithm resets it to 0 and advances the clockHand to the next frame, continuing the search for a suitable victim. This mechanism ensures that pages which have been recently accessed are given priority to remain in memory, while those that have not been accessed recently are more likely to be evicted. Additionally, the add\_to\_clock(int PFN) function is utilized to set the reference bit of a frame to 1 whenever a page is accessed or loaded into that frame, thereby marking it as recently used. This is an efficient way to give pages a "second chance" before eviction.

I tested Clock with belady\_input, my generated input, example and input2 and I did the algorithm by hand and check that the result is correct.

```
9711@csci-odin OS_Proj3]$ ./vm 3 3 example_inputs/belady_input.txt
                                                                                  PAGES: 8, # FRAMES: 3, # PROCS: 4, Replacement Policy: 3 - CLOCK
                                                                                 pid 0, R] 0x0653 --> 0x0053: A [miss]
PAGES: 6, # FRAMES: 3, # PROCS: 1, Replacement Policy: 3 - CLOCK
                                                                                  pid 0, W] 0x061f --> 0x001f:
[pid 0, W] 0x0100 --> 0x0000: a [miss]
                                                                                 pid 0, R] 0x05c5 --> 0x01c5: A [miss]
[pid 0, W] 0x0200 --> 0x0100: b
                                   [miss]
                                                                                 pid 1, W] 0x004f --> 0x024f: g [miss]
[pid 0, W] 0x0300 --> 0x0200: c
                                   [miss]
                                                                                           0х007с
                                                                                                   --> 0x027c:
                                                                                                               g
[pid 0, W] 0x0400
                   --> 0x0000:
                                   [miss]
                                                                                  pid 0, R]
                                                                                           0x02cb --> 0x00cb:
                                                                                                                  [miss
[pid 0, R] 0x0100 --> 0x0100:
                                                                                                   --> 0x01b9:
                                                                                 pid 1. Wl
                                                                                           0x06b9
                                                                                                                  [miss
pid 0, R] 0x0200 --> 0x0200: b
                                   [miss]
                                                                                 pid 0, R]
                                                                                                       0x0204:
                                                                                                                  miss
[pid 0, W] 0x0500 --> 0x0000: e
                                   [miss]
                                                                                  pid 0, W]
                                                                                           0x0148 --> 0x0248:
                                                                                                                  [hit]
[pid 0, R] 0x0100 --> 0x0100: a
                                   [hit]
                                                                                 pid 1, W] 0x00e3
pid 2, R] 0x0477
                                                                                           0x00e3
                                                                                                   --> 0x00e3: h [miss]
[pid 0, R] 0x0200 --> 0x0200: b
                                   [hit]
                                                                                                   --> 0x0177:
                                                                                                               A [miss
[pid 0, R] 0x0300 --> 0x0100: c
                                   [miss]
                                                                                 pid 0, R] 0x01d4 --> 0x02d4: h [hit]
[pid 0, R] 0x0400 --> 0x0200: d
                                                                                 [pid 3, W] 0x0781 --> 0x0281: m [miss
[pid 3, R] 0x053c --> 0x003c: A [miss
[pid 0, R] 0x0500 --> 0x0000: e [hit]
Request: 12
                                                                                 Request: 14
                                                                                 Page Hit: 4 (28.57%)
Page Hit: 3 (25.00%)
Page Miss: 9 (75.00%)
                                                                                 Page Miss: 10 (71.43%)
     Read: 9
                                                                                     Read: 10
```

```
mb69711@csci-odin OS_Proj3]$ ./vm 3 3 example_inputs/input2.txt
[mb69711@csci-odin OS_Proj3]$ ./vm 3 3 example_inputs/example.txt
                                                                        # PAGES: 4, # FRAMES: 3, # PROCS: 2, Replacement Policy: 3 - CLOCK
[pid 1, W] 0x003b --> 0x003b: A [miss]
 PAGES: 8, # FRAMES: 3, # PROCS: 1, Replacement Policy: 3 - CLOCK
[pid 0, W] 0x0700 --> 0x0000: A [miss]
                                                                        [pid 0, W] 0x01c6 --> 0x01c6: K
[pid 0, W] 0x0000 --> 0x0100: B [miss]
                                                                        [pid 1, W] 0x026a --> 0x026a: Y
                                                                                                          [miss]
[pid 0, W] 0x0100 --> 0x0200: C
                                                                        [pid 0, R] 0x015b --> 0x015b: K
                                                                                                          [hit]
                                 [miss]
                                                                        [pid 1, W] 0x030e --> 0x000e: u
[pid 0, W] 0x0200 --> 0x0000: D
[pid 0, W] 0x0000 --> 0x0100: E
                                                                        [pid 0, R] 0x00a9 --> 0x01a9: A
                                                                                                          [miss
                                 [hit]
[pid 0, W] 0x0300 --> 0x0200: F
                                 [miss]
                                                                        [pid 0, W] 0x0387 --> 0x0287: q
                                                                                                          [miss]
[pid 0, R] 0x0000 --> 0x0100: E
                                 [hit]
                                                                        [pid 0, R] 0x03d7 --> 0x02d7: q
                                                                                                          [hit]
                                 [miss]
                                                                        [pid 1, R] 0x006b --> 0x006b: A
[pid 0, W] 0x0400 --> 0x0000: G
[pid 0, R] 0x0200 --> 0x0100: D
                                 [miss]
                                                                        [pid 0, R] 0x0398 --> 0x0298: q
                                                                                                          [hit]
                                 [hit]
[pid 0, R] 0x0300 --> 0x0200: F
                                                                        [pid 1, W] 0x0392 --> 0x0192: D
[pid 0, W] 0x0000 --> 0x0200: H
                                 [miss
                                                                        [pid 0, R] 0x00bb --> 0x02bb: A
                                                                                                          [miss]
[pid 0, W] 0x0300 --> 0x0000: I
                                 [miss]
                                                                        [pid 0, R] 0x024e --> 0x004e: A
pid 0, R] 0x0200 --> 0x0100: D
                                 [hit]
                                                                        [pid 1, R] 0x0158 --> 0x0158: A
[pid 0, R] 0x0100 --> 0x0100: C
                                 [miss]
                                                                        [pid 1, W] 0x03f7 --> 0x02f7: g
                                                                                                          [miss]
                                                                        [pid 1, W] 0x0181 --> 0x0181: d
[pid 0, R] 0x0200 --> 0x0200: D
                                                                                                          [hit]
                                 [miss
[pid 0, R] 0x0000 --> 0x0000: H
                                 [miss]
                                                                        [pid 0, R] 0x00c4 --> 0x00c4: A [miss]
[pid 0, R] 0x0100 --> 0x0100: C
                                                                        [pid 1, W] 0x03db --> 0x02db: q [hit]
                                 [hit]
                                                                        [pid 1, R] 0x03fc --> 0x02fc: q [hit]
[pid 0, R] 0x0700 --> 0x0100: A [miss]
[pid 0, R] 0x0000 --> 0x0000: H
                                                                        [pid 0, W] 0x008e --> 0x008e: h [hit]
[pid 0, R] 0x0100 --> 0x0200: C [miss]
                                                                        Request: 20
Request: 20
                                                                        Page Hit: 7 (35.00%)
Page Hit: 6 (30.00%)
                                                                        Page Miss: 13 (65.00%)
 age Miss: 14 (70.00%)
                                                                         Swap Read: 13
 vap Read: 14
                                                                         Swap Write: 6
                                                                        [mb69711@csci-odin OS_Proj3]$ [
 wap Write: 8
```

The table illustrates the **Clock page replacement algorithm**'s performance as the number of physical frames increases from three to six using belady input.

| Number of Frames | Page Hits | Hit Rate (%) | Page Misses | Miss Rate (%) | Swap Reads | Swap Writes |
|------------------|-----------|--------------|-------------|---------------|------------|-------------|
|                  |           |              |             |               |            |             |
| 3                | 3         | 25.00%       | 9           | 75.00%        | 9          | 4           |
| 4                | 2         | 16.67%       | 10          | 83.33%        | 10         | 5           |
| 5                | 5         | 41.67%       | 7           | 58.33%        | 7          | 0           |
| 6                | 7         | 58.33%       | 5           | 41.67%        | 5          | 0           |

#### **CLOCK-Pro Page Replacement Algorithm**

The **CLOCK-Pro** page replacement algorithm in the simulator enhances the traditional CLOCK strategy by incorporating distinctions between **hot** and **cold** pages, thereby optimizing memory management through more nuanced tracking of page usage. The algorithm employs separate hands **HAND\_COLD**, **HAND\_HOT**, and **HAND\_EVICTION** to manage different aspects of page replacement. The handle\_cold\_hand() function focuses on **cold** pages, identifying candidates for eviction by checking if a cold page has not been recently referenced (referenceBits [HAND\_COLD] == 0) or if the number of hot pages exceeds a predefined **HOT\_RATIO**. If a suitable cold page is found, it is marked for eviction by updating the clockProEvicted array and advancing the HAND\_COLD pointer in a cyclical manner. Conversely, if a cold page is referenced, it is promoted to the **hot** category using the promote\_to\_hot(int PFN) function, which updates the relevant tracking arrays and increments the hot\_pages\_count.

The handle\_hot\_hand() function manages hot pages by monitoring their reference bits. If a hot page is accessed (referenceBits[HAND\_HOT] == 1), its reference bit is cleared to indicate recent usage. Should a hot page's reference bit remain unset and the number of hot pages exceeds the HOT\_RATIO, the page is demoted to cold using the demote\_from\_hot(int PFN) function, thereby reducing the hot\_pages\_count and allowing the algorithm to maintain an optimal balance between hot and cold pages.

Additionally, **the handle\_eviction\_hand() function** oversees the **eviction** process by checking if an evicted page has been accessed again (referenceBits[HAND\_EVICTION] == 1). If so, the page is re-promoted to cold, ensuring that frequently accessed pages are retained in memory. If not, the evicted page is permanently removed from the system, maintaining data integrity and freeing up resources.

The primary function, clock\_pro(), maintain the overall replacement process by first attempting to evict non-referenced cold pages and, failing that, resetting reference bits and selecting frames based on the current state of hot pages. This dual-hand approach allows CLOCK-Pro to effectively prioritize pages that are both frequently and recently accessed, minimizing page faults and enhancing memory utilization. By dynamically promoting and demoting pages between hot and cold categories and efficiently handling evictions, CLOCK-Pro achieves a good balance between performance and resource management, making it a robust choice for optimizing virtual memory systems in environments with varying access patterns and memory constraints.

I tested Clock with belady\_input, example and I did the algorithm by hand and check that the result is correct.

# PAGES: 8, # FRAMES: 3, # PROCS: 1, Replacement Policy: 4 - CLOCK\_PRO

```
[pid 0, W] 0x0700 -->
[pid 0, W] 0x0000 -->
                                                                                                          0x0000: A [miss]
                                                                                                          0x0100:
                                                                                                                     [miss]
                                                                                   pid 0,
                                                                                          W] 0x0100
                                                                                                      --> 0x0200:
                                                                                   pid 0, W]
                                                                                              0x0200
                                                                                                      --> 0x0000:
                                                                                                                   D
                                                                                                                      [miss
                                                                                   pid 0. Wl
                                                                                              0x0000
                                                                                                          0x0100:
                                                                                                                      [hit]
                                                                                   pid 0, W]
                                                                                             0x0300
                                                                                                                      [miss]
                                                                                   pid 0, R]
                                                                                                                      [hit]
                                                                                   pid 0,
                                                                                              0x0400
                                                                                                          0x0000:
                                                                                                                      [miss
                                                                                   pid 0,
                                                                                              0x0200
                                                                                                      --> 0x0000:
                                                                                                                      [miss
                     3, # PROCS: 1, Replace
 PAGES: 6, # FRAMES:
                                                  Policy: 4 - CLOCK PRO
                                                                                   pid 0, R]
                                                                                              0x0300
                                                                                                          0x0000:
                                                                                                                      [miss]
                              a [miss]
         0x0100
                     0x0000:
                                                                                   pid 0,
                                                                                          w]
         0x0200
                     0x0100: b
                                [miss]
                                                                                             0x0300
                                                                                   pid 0,
                                                                                                          0x0000:
                                                                                                                      [hit]
                                                                                   pid 0,
                                                                                              0x0200
                                                                                                          0x0000: D
                                                                                                                      [miss
         0x0400
                              d
                     0x0000:
                                [miss
                                                                                          R1
                                                                                   pid 0.
                                                                                              0x0100
                                                                                                      --> 0x0200:
                                                                                                                      [hit]
          0x0100
                     0x0000
                                [miss]
                                                                                   pid 0, R]
                                                                                              0x0200
                                                                                                          0x0000:
                                                                                                                      [hit
                                                                                                          0x0100:
                                                                                   pid 0,
                                                                                              0x0000
         0x0500
                     0x0000
                                                                                   pid 0,
                                                                                             0x0100 --> 0x0200:
                                                                                                                      [hit
          0x0100
                     0x0000
                                [miss]
                                                                                   pid 0, R] 0x0700 --> 0x0000: A
                                                                                                                     [miss]
                                                                                   pid 0, R]
                                                                                              0x0000 --> 0x0100: H
      R]
          0x0300
                     0x0200:
                                [hit]
                                                                                   pid 0, R] 0x0100 --> 0x0200: C [hit]
          0x0400
                     0x0000:
                              d
                                [miss]
pid 0, R] 0x0500
                                                                                   Page Hit: 10 (50.00%)
eauest: 12
                                                                                   age Miss: 10 (50.00%)
age Hit: 3 (25.00%)
                                                                                       Read: 10
                                                                                       Write: 5
   Read: 9
                                                                                    nb69711@csci-odin OS_Proj3]$ 🛚
```

The table illustrates the **Clock Pro page replacement algorithm**'s performance as the number of physical frames increases from three to six using belady input.

| Number of Frames | Page<br>Hits | Hit Rate<br>(%) | Page<br>Misses | Miss Rate<br>(%) | Swap<br>Reads | Swap<br>Writes |
|------------------|--------------|-----------------|----------------|------------------|---------------|----------------|
| 3                | 3            | 25.00%          | 9              | 75.00%           | 9             | 3              |
| 4                | 5            | 41.67%          | 7              | 58.33%           | 7             | 2              |
| 5                | 7            | 58.33%          | 7              | 41.67%           | 7             | 0              |
| 6                | 7            | 58.33%          | 5              | 41.67%           | 5             | 0              |

The implementation and evaluation of the First-In-First-Out (FIFO), Least Recently Used (LRU), CLOCK, and CLOCK-Pro page replacement algorithms reveal distinct performance characteristics influenced by the number of physical frames allocated.

**FIFO** demonstrates a simplistic approach by evicting the oldest loaded pages without considering their access frequency or recency. For instance, with **3 frames**, FIFO incurs a **75.00% miss rate**, leading to **9 swap reads** and **4 swap writes**, indicating inefficiency in managing active memory demands.

**LRU**, on the other hand, intelligently tracks page usage patterns by retaining the most recently accessed pages. This strategy significantly reduces miss rates compared to FIFO. With **4 frames**, LRU achieves a **33.33% hit rate**, outperforming FIFO by effectively minimizing unnecessary page evictions. As the number of frames increases to **5 and 6**, LRU maintains a **58.33% hit rate**, aligning with FIFO's performance but with inherently better adaptability to dynamic access patterns.

The **CLOCK** algorithm, an approximation of LRU, utilizes a circular buffer and reference bits to manage page replacements. While CLOCK shows comparable performance to FIFO at lower frame counts, with a **25.00% hit rate** at **3 frames**, it fails to surpass FIFO's efficiency. However, as the frame count increases to **5 and 6**, CLOCK aligns its performance with FIFO and LRU, achieving a **58.33% hit rate** by better approximating LRU's behavior without the full overhead.

**CLOCK-Pro** emerges enhancement over traditional CLOCK by distinguishing between **hot** and **cold** pages. This dual categorization allows CLOCK-Pro to prioritize frequently accessed pages, thereby optimizing memory utilization more effectively than FIFO and CLOCK. With **4 frames**, CLOCK-Pro achieves a **41.67% hit rate**, outperforming both FIFO and CLOCK by reducing miss rates and swap operations. At **5 and 6 frames**, CLOCK-Pro matches the optimal performance of FIFO and LRU, maintaining a **58.33% hit rate** without incurring any swap writes. This efficiency underscores CLOCK-Pro's ability to balance complexity and performance, making it a robust choice for environments requiring nuanced memory management.

Among the evaluated page replacement algorithms, **CLOCK-Pro** stands out for its enhanced performance, especially in scenarios with limited physical frames. By intelligently distinguishing between hot and cold pages, CLOCK-Pro optimizes memory usage and minimizes page faults more effectively than FIFO, LRU, and CLOCK. While **FIFO** remains the simplest to implement, its inefficiency in dynamic environments limits its practicality. **LRU** offers a significant improvement by leveraging page access history, making it suitable for systems where access patterns are predictable. **CLOCK** provides a reasonable approximation of LRU with lower overhead but falls short of matching LRU's performance. Consequently, **CLOCK-Pro** is recommended for applications requiring robust and efficient memory management, as it delivers the best balance between complexity and operational efficiency.