

# M\_CAN Modular CAN IP-module

## **Interrupt Handling**

Application Note M\_CAN\_AN003

**Document Revision 1.1 29.06.2018** 



Robert Bosch GmbH Automotive Electronics

#### LEGAL NOTICE

© Copyright 2015 by Robert Bosch GmbH and its licensors. All rights reserved.

"Bosch" is a registered trademark of Robert Bosch GmbH.

The content of this document is subject to continuous developments and improvements. All particulars and its use contained in this document are given by BOSCH in good faith.

NO WARRANTIES: TO THE MAXIMUM EXTENT PERMITTED BY LAW, NEITHER THE INTELLECTUAL PROPERTY OWNERS, COPYRIGHT HOLDERS AND CONTRIBUTORS, NOR ANY PERSON, EITHER EXPRESSLY OR IMPLICITLY, WARRANTS ANY ASPECT OF THIS SPECIFICATION, SOFTWARE RELATED THERETO, CODE AND/OR PROGRAM RELATED THERETO, INCLUDING ANY OUTPUT OR RESULTS OF THIS SPECIFICATION, SOFTWARE RELATED THERETO, CODE AND/OR PROGRAM RELATED THERETO UNLESS AGREED TO IN WRITING. THIS SPECIFICATION, SOFTWARE RELATED THERETO, CODE AND/OR PROGRAM RELATED THERETO IS BEING PROVIDED "AS IS", WITHOUT ANY WARRANTY OF ANY TYPE OR NATURE, EITHER EXPRESS OR IMPLIED, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE, AND ANY WARRANTY THAT THIS SPECIFICATION, SOFTWARE RELATED THERETO, CODE AND/OR PROGRAM RELATED THERETO IS FREE FROM DEFECTS.

ASSUMPTION OF RISK: THE RISK OF ANY AND ALL LOSS, DAMAGE, OR UNSATISFACTORY PERFORMANCE OF THIS SPECIFICATION (RESPECTIVELY THE PRODUCTS MAKING USE OF IT IN PART OR AS A WHOLE), SOFTWARE RELATED THERETO, CODE AND/OR PROGRAM RELATED THERETO RESTS WITH YOU AS THE USER. TO THE MAXIMUM EXTENT PERMITTED BY LAW, NEITHER THE INTELLECTUAL PROPERTY OWNERS, COPYRIGHT HOLDERS AND CONTRIBUTORS, NOR ANY PERSON EITHER EXPRESSLY OR IMPLICITLY, REPRESENTATION OR WARRANTY REGARDING APPROPRIATENESS OF THE USE, OUTPUT, OR RESULTS OF THE USE OF THIS SPECIFICATION, SOFTWARE RELATED THERETO, CODE AND/OR PROGRAM RELATED THERETO IN TERMS OF ITS CORRECTNESS, ACCURACY, RELIABILITY, BEING CURRENT OR OTHERWISE. NOR DO THEY HAVE ANY OBLIGATION TO CORRECT ERRORS, MAKE CHANGES, SUPPORT THIS SPECIFICATION, SOFTWARE RELATED THERETO, CODE AND/OR PROGRAM RELATED THERETO, DISTRIBUTE UPDATES, OR PROVIDE NOTIFICATION OF ANY ERROR OR DEFECT, KNOWN OR UNKNOWN. IF YOU RELY UPON THIS SPECIFICATION, SOFTWARE RELATED THERETO, CODE AND/OR PROGRAM RELATED THERETO, YOU DO SO AT YOUR OWN RISK, AND YOU ASSUME THE RESPONSIBILITY FOR THE RESULTS. SHOULD THIS SPECIFICATION, THERETO, CODE AND/OR PROGRAM RELATED SOFTWARE **RELATED** THERETO PROVE DEFECTIVE, YOU ASSUME THE COST OF ALL LOSSES, INCLUDING, BUT NOT LIMITED TO, ANY NECESSARY SERVICING, REPAIR OR CORRECTION OF ANY PROPERTY INVOLVED TO THE MAXIMUM EXTEND PERMITTED BY LAW.



DISCLAIMER: IN NO EVENT, UNLESS REQUIRED BY LAW OR AGREED TO IN WRITING, SHALL THE INTELLECTUAL PROPERTY OWNERS, COPYRIGHT HOLDERS OR ANY PERSON BE LIABLE FOR ANY LOSS, EXPENSE OR DAMAGE, OF ANY TYPE OR NATURE ARISING OUT OF THE USE OF, OR INABILITY TO USE THIS SPECIFICATION, SOFTWARE RELATED THERETO, CODE AND/OR PROGRAM RELATED THERETO, INCLUDING, BUT NOT LIMITED TO, CLAIMS, SUITS OR CAUSES OF ACTION INVOLVING ALLEGED INFRINGEMENT OF COPYRIGHTS, PATENTS, TRADEMARKS, TRADE SECRETS, OR UNFAIR COMPETITION.

INDEMNIFICATION: TO THE MAXIMUM EXTEND PERMITTED BY LAW YOU AGREE TO INDEMNIFY AND HOLD HARMLESS THE INTELLECTUAL PROPERTY OWNERS, COPYRIGHT HOLDERS AND CONTRIBUTORS, AND EMPLOYEES, AND ANY PERSON FROM AND AGAINST ALL CLAIMS, LIABILITIES, LOSSES, CAUSES OF ACTION, DAMAGES, JUDGMENTS, AND EXPENSES, INCLUDING THE REASONABLE COST OF ATTORNEYS' FEES AND COURT COSTS, FOR INJURIES OR DAMAGES TO THE PERSON OR PROPERTY OF THIRD PARTIES. INCLUDING, WITHOUT LIMITATIONS, CONSEQUENTIAL, DIRECT AND INDIRECT DAMAGES AND ANY ECONOMIC LOSSES, THAT ARISE OUT OF OR IN CONNECTION WITH YOUR USE, MODIFICATION, OR DISTRIBUTION OF THIS SPECIFICATION, SOFTWARE RELATED THERETO, CODE AND/OR PROGRAM RELATED THERETO, ITS OUTPUT. OR ANY ACCOMPANYING DOCUMENTATION.

GOVERNING LAW: THE RELATIONSHIP BETWEEN YOU AND ROBERT BOSCH GMBH SHALL BE GOVERNED SOLELY BY THE LAWS OF THE FEDERAL REPUBLIC OF GERMANY. THE STIPULATIONS OF INTERNATIONAL CONVENTIONS REGARDING THE INTERNATIONAL SALE OF GOODS SHALL NOT BE APPLICABLE. THE EXCLUSIVE LEGAL VENUE SHALL BE DUESSELDORF, GERMANY.

MANDATORY LAW SHALL BE UNAFFECTED BY THE FOREGOING PARAGRAPHS.

INTELLECTUAL PROPERTY OWNERS/COPYRIGHT OWNERS/CONTRIBUTORS: ROBERT BOSCH GMBH, ROBERT BOSCH PLATZ 1, 70839 GERLINGEN, GERMANY AND ITS LICENSORS.



29.06.2018

## **Revision History**

| Version | Date       | Remark                                |
|---------|------------|---------------------------------------|
| 1.0     | 28.09.2015 | First version for M_CAN 3.1.0 - 3.2.1 |
| 1.1     | 29.06.2018 | Source code updated                   |

## **Conventions**

The following conventions are used within this document:

| Register Names                 | RXBC, SIDFC            |
|--------------------------------|------------------------|
| Names of files and directories | directoryname/filename |
| Source code                    | m_can_interrupt_init() |

#### References

This document refers to the following documents:

| Ref | Author    | Title                          |
|-----|-----------|--------------------------------|
| [1] | AE/PJ-SCI | M_CAN User's Manual            |
| [2] | AE/PJ-SCI | M CAN System Integration Guide |

#### **Terms and Abbreviations**

This document uses the following terms and abbreviations:

| Term | Meaning                   |
|------|---------------------------|
| BRP  | Baud Rate Prescaler       |
| CAN  | Controller Area Network   |
| CRC  | Cyclic Redundancy Check   |
| DLC  | Data Length Code          |
| ISR  | Interrupt Service Routine |



iii

## **Table of Contents**

| 1 | Target                 | 1 |
|---|------------------------|---|
| 2 | Interrupt Lines        | 2 |
| 3 | Interrupt registers    | 2 |
| 4 | Clear an Interrupt     | 3 |
| 5 | Interrupt Notification | 4 |
| 6 | Interrupt Operation    | 5 |
| 7 | Software Examples      | 6 |
| 8 | List of Tables         | 6 |
| 9 | List of Figures        | 6 |



## 1 Target

This application note describes the **interrupt handling** in the **M\_CAN versions 3.1.0 up to 3.2.x** 

Note: Software examples in this application note are only for illustration purposes. Use the examples on own risk.



## 2 Interrupt Lines

#### **Number of Lines**

The M CAN has 2 interrupt lines: m\_can\_int0 and m\_can\_int1.

#### **Interrupt Type**

The M CAN provides **level-triggered** interrupt lines:

- o high ('1') = interrupt active
- o low ('0') = interrupt not active

When the M\_CAN has to signal interrupts it sets the interrupt line 1 and/or 2 to logic '1'. The M\_CAN holds it at that level until the Host services the interrupt.

## 3 Interrupt registers

#### General

The registers used for interrupt handling are:

• **IR**: Interrupt Register

The **IR** register contains the interrupt flags. The M\_CAN sets the flags based on specific conditions. For example **IR.RF0N** flag (Rx FIFO 0 New Message) is set when a new message arrives in Rx FIFO 0. The flags remain set until the Host clears them.

The M\_CAN always sets the interrupt flags in **IR** register when the respective condition occurs. But, only those interrupt flags that are enabled in **IE** register will be signalled via an interrupt line.

• IE: Interrupt Enable

Each interrupt flag can be enabled/disabled via register IE. Disabling an interrupt via IE (Interrupt Enable) register has no effect on the setting of the interrupt flag in IR register. The IE register masks the IR register before the values of the interrupt lines are generated. Figure 1 on page 5 shows how the IE register is involved in the interrupt generation. By default all interrupts are disabled.

ILS: Interrupt Line Select

Each interrupt flag can be assigned to one of the two interrupt lines by configuring the register **ILS**. By default all interrupts are assigned to m\_can\_int0.

• ILE: Interrupt Line Enable

Register **ILE** is used to enable/disable the interrupt lines. Each of the two interrupt lines to the CPU can be enabled / disabled separately.

2/6



#### **Additional**

- The interrupt flag IR.TCF (Transmission Cancellation Finished) is set based on the configuration in register TXBCIE (Tx Buffer Cancellation Finished Interrupt Enable). M\_CAN can have a maximum of 32 Tx Buffers. Each Tx Buffer can be enabled/disabled to trigger an IR.TCF interrupt by configuring register TXBCIE. For example, if TXBCIE = 0x2 and the cancellation of a transmission request via Tx Buffer 1 has finished (can be known from TXBCF register), then IR.TCF interrupt flag will be set in IR register.
- The interrupt flag IR.TC (Transmission Completed) is set based on the configuration in register TXBTIE (Tx Buffer Transmission Interrupt Enable). M\_CAN can have a maximum of 32 Tx Buffers. Each Tx Buffer can be enabled/disabled to trigger an IR.TC interrupt by configuring register TXBTIE. For example, if TXBTIE = 0x4 and the transmission of a message via Tx Buffer 2 has finished (can be known from TXBTO register), then IR.TC interrupt flag will be set in IR register.

## 4 Clear an Interrupt

Each interrupt flag can be cleared individually. To clear a flag, the Host (CPU) has to write a '1' to the corresponding bit position. Writing a '0' has no effect.



3/6 29.06.2018

## 5 Interrupt Notification

Figure 1 shows how the M\_CAN notifies the Host about a generated interrupt via an interrupt line. The process can be summarized as:

- The M\_CAN sets the interrupt flags in IR register always when the respective flag condition occurs. Two Interrupt flags IR.TCF and IR.TC are set based on the configuration of registers TXBCIE and TXBTIE and the status of registers TXBCF and TCBTO respectively.
- 2. **Only those** interrupts that are enabled via register **IE** are signalled via an interrupt line to the Host. Consider, that the M\_CAN sets an interrupt flag in the **IR** register even if that interrupt is disabled via the **IE** register.
- 3. Each interrupt can be assigned to one of the two interrupt lines by configuring register **ILS**.
- 4. The Host is notified of an interrupt via an interrupt line, if the selected interrupt line is enabled based on the bits **ILE.EINT0** and **ILE.EINT1** in **ILE** register.



Figure 1: Interrupt notification in M\_CAN



## **6** Interrupt Operation

#### **Steps**

- 1. The Host configures the interrupt registers. See chapter 3 and 5.
- 2. M CAN will signal the interrupts via the 2 interrupt lines.
- 3. The Host executes an interrupt service routine (ISR) to handle the M\_CAN's interrupts.
- 4. The ISR reads the **IR** register of the M\_CAN, to find out which interrupt flags are set.
- 5. Optional: The Host can mask out all the interrupt flags that it is not interested in.
- 6. The Host ISR handles all interrupt flags and clears the flags. See chapter 4.
- 7. The ISR terminates.

#### **Hints**

Carefully design your interrupt handling strategy, i.e. how you handle individual interrupts and how you clear the corresponding flag. Following two examples related to Rx FIFO0 demonstrates this.

- 1. Example: Clear interrupt flag IR.RFON and then read all messages from Rx FIFO0
  - This method ensures that all messages will be read by the ISR from Rx FIFO0.
  - This is because the interrupt flag IR.RF0N will be set again if a new message arrives during reading Rx FIFO0. Consequently, the ISR will be called again and the Host will read the new message from the Rx FIFO0 at that time.
- 2. Example: Read all messages from Rx FIFO0 and clear interrupt flag IR.RFON
  - This method does not ensure that all messages will be read by the ISR from Rx FIFO0.
  - Imagine the case that after reading the messages from Rx FIFO0, but before clearing the interrupt flag IR.RFON, a new message arrives.
     Since in this case the interrupt flag IR.RFON is cleared before reading the message, the ISR won't be called again. This means this message is forgotten in Rx FIFO0.
  - The forgotten message will also be read out, next time when a new message is stored in the Rx FIFO0 and the ISR is called again.

5/6



## 7 Software Examples

Table 1 lists C functions that demonstrate interrupt handling operations. The functions are provided with this application note.

Table 1: C functions that demonstrate interrupt handling

Name: m\_can\_interrupt\_init(..) m\_can/m\_can.c File: This function configures the interrupt registers for handling the Description: interrupts. The M CAN should be in configuration change enable mode when this function is called. m\_can\_process\_IRQ(..) Name: File: m\_can/m\_can\_irq\_handling.c Description: This function serves as the interrupt service routine of the M CAN. m\_can\_an001\_high\_priority\_message\_handling(..) Name: app\_notes/app\_note\_001\_rx\_handling.c File: Description: This example demonstrates high priority message handling. Interrupt registers of the Rx node are configured to handle specific interrupts like **IR.HPM** and **IR.RF0W**.

This application note contains all C-source files that are necessary to compile the examples. The file \_info.txt contains a short description of each provided source file.

## 8 List of Tables

Figure 1: Interrupt notification in M CAN......4

6/6

