| APPLI      | CATION  |     | REVISION              |      |          |
|------------|---------|-----|-----------------------|------|----------|
| NEXT ASSY. | USED ON | LTR | DESCRIPTION           | DATE | APPROVED |
|            | AMIGA   | A   | SPECIFICATION RELEASE |      |          |

#### 1.0 DESCRIPTION

This specification describes the requirements for an N-channel HMOS DMA Controller. The IC device described herein shall produce, in a 68000 microprocessor environment, DMA addresses using a RAM Address Generator and a Register Address Encoder. This device shall contain 25 DMA channel controllers that include the Blitter, Bitplane, Copper, Audio, Sprites, Disk and Memory Refresh.

The IC shall generate 7 MHz and 3.5 MHz system clocks, dynamic RAM interface to address up to one or two megabytes of memory (depending on bonding option), and NTSC/PAL video synchronization pulses. These pulses are also completely programmable to interface to higher resolution monitors. The timings are based on a clock input of 28.63636 MHz for NTSC mode and 28.375 MHz for PAL mode.

|        | Dash# | VIDEO    | MEMORY | APPLICATION  |
|--------|-------|----------|--------|--------------|
| 390544 | -01   | NTSC/PAL | 1 MEG  | 500/2000     |
|        | -02   | NTSC/PAL | 2 MEG  | 3000         |
|        | -03   | PAL      | 1 MEG  | 500/2000     |
|        | -04   | PAL      | 2MEG   | 3000         |
|        | -05   | NTSC     | 2 MEG  | 300/500 Plus |
|        | -06   | PAL      | 2 MEG  | 300/500 Plus |

Refer to Figure 1 for Pin Configuration.

Figure 3 for IC Block Diagram and Table 1 for Pin Description.

**STATUS** 

#### 1.1 CONFIGURATION

This IC device shall be configured in a standard 84-pin plastic chip carrier package.

COMMODORE P. N.

### 1.2 SOURCES

COMMODORE P. N.

Refer to approved vendor list.

| 390544-01 ACTIVE 3                                                                                                                            | 90544-05                                           | ACTIVE                                     |                                                      |
|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|--------------------------------------------|------------------------------------------------------|
| 390544-02 ACTIVE 3                                                                                                                            | 90544-06                                           | ACTIVE                                     |                                                      |
| 390544-03 ACTIVE                                                                                                                              |                                                    |                                            |                                                      |
| 390544-04 ACTIVE                                                                                                                              |                                                    |                                            |                                                      |
| UNLESS OTHERWISE SPECIFIED DIMENSIONS ARE IN MILLIMETERS. TOLERANCES: ANGLES +/- 1 DEGREE 2 PLACE DECIMALS +/- 0.02 3 PLACE DECIMALS +/- 0.01 | DRAWN Mike Rivers  SYSTEM ENG. R. Raible  TEST ENG | 1200<br>WEST C                             | mmodore wilson drive HESTER, PA. 19380 215) 431-9100 |
| COPYRIGHT 1991<br>COMMODORE ELECTRONICS LTD                                                                                                   | COMP. ENG<br>Drew Shannon                          | TITLE:                                     |                                                      |
| INFORMATION CONTAINED HEREIN IS THE UNPUB-<br>LISHED AND CONFIDENTIAL PROPERTY OF COMMO-<br>DORE ELECTRONICS LIMITED. USE, REPRODUCTION       | CIRCUIT ENG.                                       | IC, LSI, DMA CON<br>FAT AGNUS, 8375        | NTROLLER HIRES                                       |
| OR DISCLOSURE OF THIS INFORMATION WITHOUT THE PRIOR WRITTEN PERMISSION OF COMMODORE IS STRICTLY PROHIBITED. ALL RIGHTS RESERVED.              |                                                    | SIZE DRAWING I<br>A <b>390544</b><br>SCALE | NUMBER SHEET 1 OF 50                                 |

STATUS





FIGURE 2 BLOCK DIAGRAM

|      | Commodore      |      | TITLE  IC, LSI, DMA CO FAT AGNUS, 837 | ONTROLLER HIRES |
|------|----------------|------|---------------------------------------|-----------------|
| SIZE | DRAWING NUMBER | REV. | SCALE                                 | SHEET 3 OF 50   |
| A    | 390544         | A    | _                                     |                 |

| 1.5 PIN DESCRIPTION | 1.3 | PIN | <b>DESCRIPTION</b> |
|---------------------|-----|-----|--------------------|
|---------------------|-----|-----|--------------------|

| PIN<br>NAME<br>A20, A19-Al | PIN<br>NUMBER<br>35, 59 thru 77 | SIGNAL<br>DIRECTION<br>IN | DESCRIPTION Address bus Al to A8 are used by the processor to select the internal registers and put an address code on the RGA lines to select registers outside the device. The processor uses Al to A20 to generate multiplexed DRAM addresses on the MA outputs. The A19 line is also used to indicate which RAS line is activated. If A19 is high RASI* is asserted; if low, RASO* is asserted. |
|----------------------------|---------------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RDI5-RD0                   | 1 thru 14<br>83 & 84            | I/O                       | This data bus is buffered and is used by and 83 & 84 the processor to access the device registers. The data bus is also accessed during DMA operations.                                                                                                                                                                                                                                             |
| AS*                        | 24                              | IN                        | Active low. This input is the processor address strobe signal. When asserted, it indicates that the address lines (Al to A20) are valid.                                                                                                                                                                                                                                                            |
| RGEN*                      | 23                              | IN                        | Active low. When this signal is asserted along with AS*, the processor uses Al to A8 to access one of the device registers or put a value on the RGA outputs to select registers outside the device.                                                                                                                                                                                                |
| RAMEN*                     | 25                              | IN                        | Active low. When this signal is asserted together with AS*, the processor is doing a DRAM access. The processor supplies an address on the Al to A20 inputs and the device multiplexes this address onto the MA outputs during the same cycle, the processor also controls the A19 line to select one of the RAS0* or RAS1*.                                                                        |
| PRW                        | 22                              | IN                        | This signal defines the data bus transfer as a read or write cycle to memory. The signal is only enabled when the processor is undergoing a DRAM access. A low on this signal signifies a processor write cycle to memory; a high indicates a processor read cycle from memory.                                                                                                                     |
| RRW                        | 21                              | OUT                       | The device controls this signal to indicate either a DMA or processor DRAM read/write access. In both cases, a low on this line indicates a write operation and a high indicates a read operation.                                                                                                                                                                                                  |

|      | Commodore      |      | TITLE                                            |               |  |
|------|----------------|------|--------------------------------------------------|---------------|--|
|      | Commodore      |      | IC, LSI, DMA CONTROLLER HIRES<br>FAT AGNUS, 8375 |               |  |
| SIZE | DRAWING NUMBER | REV. | SCALE                                            | SHEET 4 OF 50 |  |
| A    | 390544         | A    |                                                  |               |  |

| PIN<br>NAME<br>MA0-MA8,<br>MA9 | PIN<br>NUMBER<br>42 thru 50, 55 | SIGNAL<br>DIRECTION<br>OUT | DESCRIPTION Output bus. This 10 bit output bus provides multiplexed addresses to DRAMs. This bus operates in two cycles. The first cycle provides the DRAMs with the row address; the second cycle with the column address. It includes full 512K addressing for use with 256K x 1 DRAMS. The IC only activates this bus when the processor is doing a DRAM access (RAMEN* is low) or when the device itself is performing a DMA data transfer (DBR* is low). |
|--------------------------------|---------------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LDS*                           | 51                              | IN                         | Active low. This input is the processor lower data strobe. It is enabled only during a processor DRAM access and forces the IC to assert CASL*.                                                                                                                                                                                                                                                                                                               |
| UDS*                           | 52                              | IN                         | Active low. This input is the processor upper data strobe. It is enabled only during a processor DRAM access and forces the IC to assert CASU*.                                                                                                                                                                                                                                                                                                               |
| CASL*                          | 53                              | OUT                        | Active low. This output strobes the column address into the DRAMS and corresponds to the low byte of the data word.                                                                                                                                                                                                                                                                                                                                           |
| CASU*                          | 54                              | OUT                        | Active low. This output strobes the column address into the DRAMS and corresponds to the high byte of the data word.                                                                                                                                                                                                                                                                                                                                          |
| RAS0*                          | 57                              | OUT                        | Active low. This output is used to strobe the row address into the DRAMs. This signal will be asserted only if the processor is doing a DRAM access and A19 is low or if the IC is performing a DMA cycle (DBR is low). RAS0* corresponds to the lower 512K bytes of each megabyte.                                                                                                                                                                           |
| RASI*                          | 56                              | OUT                        | Active low. This output is used to strobe the row address into the DRAMs. This signal will be asserted only if the processor is doing a DRAM access and A19 is high, or if the IC is performing a DMA cycle (DRB* is low). RASI* corresponds to the upper 512K bytes of each megabyte.                                                                                                                                                                        |
| DBR*                           | 20                              | OUT                        | Active low. The device asserts this signal when a DMA cycle is under way. During this cycle, RAS0* or RAS1* is also asserted. On a memeory refresh cycle DBR*, RAS0*, and RAS1* are all asserted; CASL*, CASU* are de-asserted. During a DMA cycle the device will assert both CASU* and CASL*.                                                                                                                                                               |
|                                |                                 |                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

|       |    | 1   | 1     |
|-------|----|-----|-------|
| · · · | mr | naa | lore  |
| VU    |    | HVU | IUI C |

TITLE

IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375

SIZE DRAWING NUMBER REV. SCALE SHEET 5 OF 50

A 390544

A

| PIN<br>NAME<br>RGA8-RGAI | PIN<br>NUMBER<br>26 thru 33 | SIGNAL<br>DIRECTION<br>OUT | DESCRIPTION Output bus. The 8-bit output bus allows the device and the processor to access registers located outside the device.                                                                                                                                                       |
|--------------------------|-----------------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HSY*                     | 81                          | I/O                        | This line is bidirectional and buffered. This signal is the horizontal synchronization pulse and is NTSC/PAL compatible. When set as an input, an external video source drives this signal to synchronize the horizontal beam counter. See register description for programming modes. |
| VSY*                     | 79                          | I/O                        | This line is bi-directional and buffered. This signal is the vertical synchronization pulse and is NTSC/PAL compatible. When set as an input, an external video source drives this signal to synchronize the vertical beam counter. See register descriptions for programming modes.   |
| CSY*                     | 80                          | OUT                        | This signal is the composite video synchronization pulse and is NTSC/PAL compatible. See register descriptions for programming modes                                                                                                                                                   |
| LP*                      | 78                          | OUT                        | Active low. This input is used to indicate when the light pen is coincident with the monitor beam.                                                                                                                                                                                     |
| RST*                     | 16                          | IN                         | Active low. This input will initialize the device to a known state.                                                                                                                                                                                                                    |
| INT3*                    | 17                          | OUT                        | Active low. The device asserts this line to indicate that the blitter has completed the requested data transfer and that the blitter is then ready to accept another task.                                                                                                             |
| DMAL                     | 18                          | IN                         | Active high. When this signal is enabled, it indicates that an external device is requesting audio and/or disk DMA cycles to be executed by the device.                                                                                                                                |
| BLS*                     | 19                          | IN                         | Active low. When this line is asserted, the device will suspend its blitter operation and allows the processor to have control of the cycle.                                                                                                                                           |
| 14M                      | 40                          | OUT                        | This clock is obtained after dividing the 28 MHz clock by two.                                                                                                                                                                                                                         |

| Commodore |
|-----------|
|-----------|

TITLE

# IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375

| SIZE | DRAWING NUMBER | REV. | SCALE | SHEET 6 OF 50 |
|------|----------------|------|-------|---------------|
| A    | 390544         | A    |       |               |

| PIN<br>NAME | PIN<br>NUMBER | SIGNAL<br>DIRECTION | DESCRIPTION                                                                                                                                                    |
|-------------|---------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 28MHZ       | 34            | IN                  | This is the input clock that provides the master time base for the device. In NTSC mode the clock frequency is 28.63636 MHz, in PAL mode it is 28.375 MHz.     |
| CCK         | 39            | OUT                 | This signal is a clock, which is obtained after dividing the 28.63636 MHz clock by eight. It is also known as the color clock frequency for NTSC applications. |
| CCKQ        | 38            | OUT                 | This clock is the CCK clock shifted by 90 degrees.                                                                                                             |
| 7MHZ        | 37            | OUT                 | This clock is obtained after dividing the 28 MHZ Clock by four.                                                                                                |
| CDAC*       | 36            | OUT                 | This clock is obtained after inverting the 7 MHz clock and shifting it by 90 degrees.                                                                          |

|      | Commodore      |     | TITLE                             |                      |  |
|------|----------------|-----|-----------------------------------|----------------------|--|
|      | Commodore      |     | IC, LSI, DMA CO<br>FAT AGNUS, 837 | NTROLLER HIRES<br>25 |  |
| SIZE | DRAWING NUMBER | REV | SCALE                             | SHEET 7 OF 50        |  |
| A    | 390544         | A.  |                                   |                      |  |

## 8375 BONDOUTS

| PIN | -01 (STANDARD)<br>NTSC 1 MB | -03 PAL<br>1 MB (A3000) | -02 NTSC<br>2MB (A3000) | -04 PAL<br>2MB (A3000) | -05 NTSC<br>2MB (A500Plus) | -06 PAL<br>2MB (A500Plus |
|-----|-----------------------------|-------------------------|-------------------------|------------------------|----------------------------|--------------------------|
| 1   | RD13                        | "                       | "                       | "                      | "                          | "                        |
| 2   | RD12                        | "                       | "                       | "                      | "                          | "                        |
| 3   | RD11                        | "                       | "                       | "                      | "                          | "                        |
| 4   | RD10                        | "                       | "                       | "                      | "                          | "                        |
| 5   | RD9                         | "                       | "                       | "                      | "                          | "                        |
| 6   | RD8                         | "                       | "                       | "                      | "                          | "                        |
| 7   | RD7                         | "                       | "                       | "                      | "                          | "                        |
| 8   | RD6                         | "                       | "                       | "                      | "                          | "                        |
| 9   | RD5                         | "                       | "                       | "                      | "                          | "                        |
| 10  | RD4                         | "                       | "                       | "                      | "                          | "                        |
| 11  | RD3                         | "                       | "                       | "                      | "                          | "                        |
| 12  | RD2                         | "                       | "                       | "                      | "                          | "                        |
| 13  | RD1                         | "                       | "                       | "                      | "                          | "                        |
| 14  | RD0                         | "                       | "                       | "                      | "                          | "                        |
| 15  | VCC                         | "                       | "                       | "                      | "                          | "                        |
| 16  | RST*                        | "                       | "                       | "                      | "                          | "                        |
| 17  | INT3*                       | "                       | "                       | "                      | "                          | "                        |
| 18  | DMAL                        | "                       | "                       | "                      | "                          | "                        |
| 19  | BLS*                        | "                       | "                       | "                      | "                          | "                        |
| 20  | DBR*                        | "                       | "                       | "                      | "                          | "                        |
| 21  | RRW                         | "                       | "                       | "                      | "                          | "                        |
| 22  | PRW                         | "                       | "                       | "                      | "                          | "                        |
| 23  | RGEN*                       | "                       | "                       | "                      | "                          | "                        |
| 24  | AS*                         | "                       | "                       | "                      | "                          | "                        |
| 25  | RAMEN*                      | "                       | "                       | "                      | "                          | "                        |
| 26  | RGA8                        | "                       | "                       | "                      | "                          | "                        |
| 27  | RGA7                        | "                       | "                       | "                      | "                          | "                        |
| 28  | RGA6                        | "                       | "                       | "                      | "                          | "                        |
| 29  | RGA5                        | "                       | "                       | "                      | "                          | "                        |
| 30  | RGA4                        | "                       | "                       | "                      | "                          | "                        |
| 31  | RGA3                        | "                       | "                       | "                      | "                          | "                        |
| 32  | RGA2                        | "                       | "                       | "                      | "                          | "                        |
| 33  | RGA1                        | "                       | "                       | "                      | "                          | "                        |
| 34  | 28MHz                       | 28MHz                   | 28MHz/XCLK              | 28MHz/XCLK             | 28MHz                      | 28MHz                    |
| 35  | XCLK                        | XCLK                    | A20                     | A20                    | A20                        | A20                      |
| 36  | A20/XCLKEN*                 | A20/XCLKEN*             | XCLKEN*                 | XCLKEN*                | CDAC*                      | CDAC*                    |
| 37  | CDAC*                       | "                       | "                       | "                      | 7MHz                       | 7MHz                     |
| 38  | 7MHz                        | "                       | "                       | "                      | CCKQ                       | CCKQ                     |
| 39  | CCKQ                        | "                       | "                       | "                      | CCK                        | CCK                      |
| 40  | CCK                         | "                       | "                       | "                      | C14MHz                     | C14MHz                   |
| 41  | N*_P                        | N/C                     | N*_P                    | N/C                    | VSS/N*_P                   | VSS                      |
| 42  | VSS                         | "                       | - ' "-                  | "                      | MA0                        | MA0                      |
| 43  | MA0                         | "                       | "                       | "                      | MA1                        | MA1                      |
| 44  | MA1                         | "                       | "                       | "                      | MA2                        | MA2                      |
| 45  | MA2                         | "                       | "                       | "                      | MA3                        | MA3                      |
| 46  | MA3                         | "                       | "                       | "                      | MA4                        | MA4                      |
| 47  | MA4                         | "                       | "                       | "                      | MA5                        | MA5                      |
| 48  | MA5                         | "                       | "                       | "                      | MA6                        | MA6                      |
| 49  | MA6                         | "                       | "                       | "                      | MA7                        | MA7                      |
| 50  | MA7                         | "                       | "                       | "                      | MA8                        | MA8                      |

# Commodore

TITLE

IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375

SIZE DRAWING NUMBER REV SCALE SHEET 8 OF 50

A 390544

A.

## 8375 BONDOUTS

| PIN | -01 (STANDARD)<br>NTSC 1 MB | -03 PAL<br>1 MB (A3000) | -02 NTSC<br>2MB (A3000) | -04 PAL<br>2MB (A3000) | -05 NTSC<br>2MB (A500Plus) | -06 PAL<br>2MB (A500Plus |
|-----|-----------------------------|-------------------------|-------------------------|------------------------|----------------------------|--------------------------|
| 51  | MA8                         | "                       | 11                      | "                      | LDS*                       | LDS*                     |
| 52  | LDS*                        | "                       | "                       | "                      | UDS*                       | UDS*                     |
| 53  | UDS*                        | "                       | "                       | "                      | CASL*                      | CASL*                    |
| 54  | CASL*                       | "                       | "                       | "                      | CASU*                      | CASU*                    |
| 55  | CASU*                       | "                       | "                       | "                      | MA9                        | MA9                      |
| 56  | RAS1*                       | "                       | "                       | "                      | "                          | "                        |
| 57  | RAS0*                       | "                       | "                       | "                      | "                          | "                        |
| 58  | VSS                         | "                       | 11                      | "                      | "                          | "                        |
| 59  | A19                         | "                       | "                       | "                      | "                          | "                        |
| 60  | A1                          | "                       | "                       | "                      | "                          | "                        |
| 61  | A2                          | "                       | "                       | "                      | "                          | "                        |
| 62  | A3                          | "                       | "                       | "                      | "                          | "                        |
| 63  | A4                          | "                       | "                       | "                      | "                          | "                        |
| 64  | A5                          | "                       | "                       | "                      | "                          | "                        |
| 65  | A6                          | "                       | "                       | "                      | "                          | "                        |
| 66  | A7                          | "                       | "                       | "                      | "                          | "                        |
| 67  | A8                          | "                       | "                       | "                      | "                          | "                        |
| 68  | A9                          | "                       | "                       | "                      | "                          | "                        |
| 69  | A10                         | "                       | "                       | "                      | "                          | "                        |
| 70  | A11                         | "                       | "                       | "                      | "                          | "                        |
| 71  | A12                         | "                       | "                       | "                      | "                          | "                        |
| 72  | A13                         | "                       | "                       | "                      | "                          | "                        |
| 73  | A14                         | "                       | "                       | "                      | "                          | "                        |
| 74  | A15                         | "                       | "                       | "                      | "                          | "                        |
| 75  | A16                         | "                       | "                       | "                      | "                          | "                        |
| 76  | A17                         | "                       | "                       | "                      | "                          | "                        |
| 77  | A18                         | "                       | "                       | "                      | "                          | "                        |
| 78  | LP*                         | "                       | "                       | "                      | "                          | "                        |
| 79  | VSY*                        | "                       | "                       | "                      | "                          | "                        |
| 80  | CSY*                        | "                       | "                       | "                      | "                          | "                        |
| 81  | HSY*                        | "                       | "                       | "                      | "                          | "                        |
| 82  | VSS                         | "                       | "                       | "                      | "                          | "                        |
| 83  | RD15                        | "                       | "                       | "                      | "                          | "                        |
| 84  | RD13                        | "                       | "                       | "                      | "                          | "                        |

|      | Commodore      |     | TITLE                            |                       |  |
|------|----------------|-----|----------------------------------|-----------------------|--|
|      | Commodore      |     | IC, LSI, DMA CO<br>FAT AGNUS, 83 | ONTROLLER HIRES<br>75 |  |
| SIZE | DRAWING NUMBER | REV | SCALE                            | SHEET 9 OF 50         |  |
| Α    | 390544         | A.  |                                  |                       |  |

### 2.0 ELECTRICAL PARAMETERS

### 2. 1 ABSOLUTE MAXIMUM RATINGS

Stress above those listed may cause permanent damage to the device. This is a stress rating only. Functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied.

| CHARACTERISTIC               | MIN  | MAX  | UNITS         |
|------------------------------|------|------|---------------|
|                              |      |      |               |
| 2.1.1 Ambient Temperature    | -25  | +125 | °C under Bias |
| 2.1.2 Storage Temperature    | -65  | +150 | $^{\circ}$ C  |
| 2.1.3 Applied Supply Voltage | -0.5 | +7.0 | V             |
| 2.1.4 Applied Output Voltage | -0.5 | +5.5 | V             |
| 2.1.5 Applied Input Voltage  | -2.0 | +7.0 | V             |
| 2.1.6 Power Dissipation      |      | 1.5  | W             |
|                              |      |      |               |

### 2.2 OPERATING CONDITIONS

All electrical characteristics are specified over the entire range of conditions, unless specifically noted. All voltages are operating conditions, unless specifically noted. All voltages are referenced to Vss = 0.0v.

| CONDITION                  | MIN  | MAX  | UNI          | TS |
|----------------------------|------|------|--------------|----|
|                            |      |      |              |    |
| 2.2.1 Supply Voltage (Vcc) | 4.75 | 5.25 | V            |    |
| 2.2.2 Free Air Temperature | 0    | 70   | $^{\circ}$ C |    |

#### 2.3 D.C. CHARACTERISTICS

| SYMBOL    | MIN                                                                                               | MAX                                                                                                                                             | UNITS                                                | <u>CONDITIONS</u>                                    |
|-----------|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|
|           |                                                                                                   |                                                                                                                                                 |                                                      |                                                      |
| $V_{ih}$  | 2.0                                                                                               | $V_{cc}+1$                                                                                                                                      | V                                                    |                                                      |
| $V_{il}$  | -0.5                                                                                              | +0.8                                                                                                                                            | V                                                    |                                                      |
| $V_{oh}$  | +2.4                                                                                              | -                                                                                                                                               | V                                                    | $I_{oh}=300\mu A$                                    |
| $V_{ol}$  | -                                                                                                 | 0.4                                                                                                                                             | V                                                    | $I_{OL}=4.8\mu A$                                    |
| Iin       | -10                                                                                               | +10                                                                                                                                             | μΑ                                                   | 0.0V                                                 |
| $I_{lk}$  | -10                                                                                               | 20                                                                                                                                              | μA                                                   | .4V < Vout <2.4v                                     |
| $I_{cc}$  | -                                                                                                 | 200                                                                                                                                             | mA                                                   | Outputs open                                         |
| $C_{pin}$ | -                                                                                                 | 10                                                                                                                                              | pF                                                   |                                                      |
|           | $\begin{array}{c} V_{ih} \\ V_{il} \\ V_{oh} \\ V_{ol} \\ I_{in} \\ I_{lk} \\ I_{cc} \end{array}$ | $\begin{array}{cccc} V_{ih} & 2.0 \\ V_{il} & -0.5 \\ V_{oh} & +2.4 \\ V_{ol} & - \\ I_{in} & -10 \\ I_{lk} & -10 \\ I_{cc} & - \\ \end{array}$ | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ |

|      | Commodore      |     | TITLE                            |                       |
|------|----------------|-----|----------------------------------|-----------------------|
|      | Commodore      |     | IC, LSI, DMA CO<br>FAT AGNUS, 83 | ONTROLLER HIRES<br>75 |
| SIZE | DRAWING NUMBER | REV | SCALE                            | SHEET 10 OF 50        |
| Α    | 390544         | A.  |                                  |                       |

## 2. 4 A.C. CHARACTERISTICS

Refer to Figure 3 through 6 for waveform diagrams.

## CLOCK RELATIONS (Refer to Figure 3 )

|                                    | SYMBOL | MIN   | MAX   | UNIT |
|------------------------------------|--------|-------|-------|------|
| 2.4.1 28MHz clock cycle            | t28MC  | 34.57 | 35.27 | ns   |
| 2.4.2 28MHz clock high             | t28MHi | 12.0  | 22.9  | ns   |
| 2.4.3 28MHz clock low              | t28ML0 | 12.0  | 22.9  | ns   |
| 2.4.4 CCK clock cycle              | tcyc   | 260   | 290   | ns   |
| 2.4.5 CCK clock high               | tch    | 130   | 150   | ns   |
| 2.4.6 CCK Clock low                | tcl    | 130   | 150   | ns   |
| 2.4.7 CCK-CCKQ clock separation    | tcq    | 65    | 75    | ns   |
| 2.4.8 7MHz clock cycle             | t7MC   | 130   | 150   | ns   |
| 2.4.9 7MHz Clock high              | t7MHi  | 65    | 75    | ns   |
| 2.4.10 7MHz clock low              | t7MLo  | 65    | 75    | ns   |
| 2.4.11 7MHz-CDACQ clock separation | t7MQ   | 30    | 40    | ns   |
| 2.4.12 CCK to 7MHz delay           | tc7M   | 0     | 15    | ns   |
| 2.4.13 CCKQ to 7MHz delay          | tq7M   | 0     | 15    | ns   |
| 2.4.14 Clock rise time             | tr     | 0     | 10    | ns   |
| 2.4.15 Clock fall time             | tf     | 0     | 10    | ns   |
|                                    |        |       |       |      |

## PROCESSOR ACCESS (Refer to Figure 4)

|                                  | SYMBOL  | MIN | MAX | UNIT     |
|----------------------------------|---------|-----|-----|----------|
|                                  |         |     |     |          |
| 2.4.16 Address input setup time  | tAddins | 45  | -   | ns       |
| 2.4.17 Address input hold time   | taddinh | 30  | 260 | ns       |
| 2.4.18 Processor access control  |         |     |     |          |
| setup time                       | taccs   | 10  | -   | ns       |
| 2.4.19 Processor access control  |         |     |     |          |
| hold time                        | tacch   | 0   | 220 | ns       |
| 2.4.20 Access to address invalid |         |     |     |          |
| delay                            | taccad  | 30  | -   | ns       |
| 2.4.21 Processor CAS access      |         |     |     |          |
| setup time                       | tpcs    | 10  | -   | ns       |
| 2.4.22 Processor CAS access      |         |     |     |          |
| hold time                        | tpcm    | 10  | 270 | ns       |
| 2.4.23.1 Data input setup time   | tdins   | 50  | -   | ns (-01) |
| 2.3.23.2 Data input set up time  | tdins   | 65  | -   | ns (-02) |
| 2.4.24 Data input hold time      | tdinh   | 0   | -   | ns       |
| 2.4.25 Reset input setup time    | tresch  | 50  | -   | ns       |
| 2.4.26 Reset input hold time     | tchresh | 50  | -   | ns       |
| 2.4.27 Data Strobe Pulse Width   | tDS     | 115 | -   | ns       |
| 2.4.18 Write Pulse Width         | tWP     | 45  | -   | ns       |
|                                  |         |     |     |          |

| <b>Commodore</b> |
|------------------|
|------------------|

TITLE:2

IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375

| ı | CIZE | DRAWING NUMBER | DEV | SCALE | SHEET 11 OF 50 |
|---|------|----------------|-----|-------|----------------|
| ı | SIZE | DRAWING NUMBER | REV | SCALE | SHEET 11 OF 50 |
|   | A    | 390544         | A.  |       |                |

## DEVICE ACCESS (Refer to Figure 5)

|                                              | SYMBOL   | MIN | MAX | UNIT   |
|----------------------------------------------|----------|-----|-----|--------|
| 2.4.27 CCK low to DBR valid prop time        | tcldbr   | 0   | 120 | ns     |
| 2.4.28 CCKQ high to RAS low prop time        | tcqrl    | 7   | 18  | ns     |
| 2.4.29 CCKQ low to RAS high prop time        | tcqrh    | 28  | 38  | ns     |
| 2.4.30 RAS precharge time prop time          | trp      | 100 | 105 | ns     |
| 2.4.31 CCK low to CAS low prop time          | tckel    | -   | 15  | ns     |
| 2.4.32 CCK high to CAS high prop time        | tckch    | -   | 15  | ns     |
| 2.4.33 RAS address setup time                | trass    | 0   | -   | ns     |
| 2.4.34 RAS address hold time                 | trash    | 15  | -   | ns     |
| 2.4.35 CAS address setup time                | tcass    | 0   | -   | ns     |
| 2.4.36 CAS address hold time                 | tcash    | 25  | -   | ns     |
| 2.4.37 CCK low to RGA valid prop time        | tckrgo   | -   | 90  | ns     |
| 2.4.38 CCK low to RGA invalid prop time      | tclrgaoh | 10  | -   | ns     |
| 2.4.39 CCKQ high to Data valid prop time     | tqhdo    | 0   | 150 | ns     |
| 2.4.40 CCK high to Data invalid prop time    | tchdoh   | 0   | 85  | ns     |
| 2.4.41 CCK high to Early read Data prop time | tchedo   | 0   | 125 | ns     |
| 2.4.42 Write comnand setup time              | twcs     | 0   | -   | ns     |
| 2.4.43 Write command hold time               | twch     | 45  | -   | ns     |
| 2.4.44 CCKQ low to RGA valid prop time       | tqlrgao  | -   | 110 | ns (1) |
| MIGGELL ANEQUICADA CARA E'                   |          |     |     |        |

## MISCELLANEOUS (Refer to Figure 6)

|                                     | SYMBOL   | MIN | MAX | UNIT |
|-------------------------------------|----------|-----|-----|------|
| 2.4.45 LP*, DMAL input setup time   | tiasch   | 50  | -   | ns   |
| 2.4.46 LP* input hold time          | tchiah   | 50  | -   | ns   |
| 2.4.47 DMUiL input hold time        | tchdmalh | 15  | -   | ns   |
| 2.4.48 BLS* input setup time        | tiascl   | 50  | -   | ns   |
| 2.4.49 BLS* input hold time         | tcliah   | 50  | -   | ns   |
| 2.4.50 VSY*, INT3* output prop time | tchob    | 10  | 110 | ns   |
| 2.4.51 CSY*, HSY* output prop time  | tcob     | 0   | 110 | ns   |
| 2.4.52 VSY*, HSY* input setup time  | tibsch   | 30  | -   | ns   |
| 2.4.53 VSY*, HSY* input hold time   | tchibh   | 30  | -   | ns   |

(1) only vaild when RGEN\* is low

# Commodore

390544

TITLE

IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375

DRAWING NUMBER SIZE REV SCALE SHEET 12 OF 50 A.

















| Commodore |
|-----------|
|-----------|

390544

TITLE

IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375

SIZE DRAWING NUMBER

A

REV. SCALE

A

SHEET 15 OF 50

### FIGURE 6 MISCELLANEOUS



| Commodore |
|-----------|
|-----------|

TITLE

IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375

SIZE DRAWING NUMBER REV. SCALE SHEET 16 OF 50

Α

A 390544

#### 3.0 PACKAGING

#### 3.1 MARKINGS

Device shall be marked with Commodore part number, manufacturers part number and EIA date code. The devices shall also bear the copyright and mask registration symbols followed by the letters CMB and the year. Pin number 1 shall be identified.

#### 3.2 PHYSICAL DIMENSIONS

The device shall be housed in an 84 pin PLCC. Refer to figure 7 for dimensions.



FIGURE 7

note: dimensions are in English units

### 3.2 PROCESS QUALIFICATION

Integrated Circuits supplied to the requirements of this dspecification shall also meet the requirements of the latest revision of Commodore Engineering policy No. 1.02.08. Support documentation shall be made available by the supplier upon request.

#### 3.3 AGE OF DEVICES

Devices shall be rejected if the EIA date code indicated an age of three (3) years or more.

|      | Commodore      |      | TITLE                             |                      |  |
|------|----------------|------|-----------------------------------|----------------------|--|
|      | Commodore      |      | IC, LSI, DMA CO<br>FAT AGNUS, 837 | NTROLLER HIRES<br>75 |  |
| SIZE | DRAWING NUMBER | REV. | SCALE                             | SHEET 17 OF 50       |  |
| A    | 390544         | A    |                                   |                      |  |

#### 4.0 MODES OF OPERATION

This device is an address generator type IC. Its main function is as a RAM address generator and register address encoder that shall produce all DMA addresses for 25 channels.

The block diagram (figure 2) for this device shows the DMA control and address bus logic. The output of each controller indicates the number of DMA channels driving the Register Address Encoder and RAM Address Generator.

The RAM Address Generator contains an 18 bit pointer register for each of the 25 DMA channels and also it contains pointer restart (backup) registers and jump registers for six (6) of the channels. A full 18 bit adder carries out the pointer increments and adds for jumps.

The priority control logic looks at the pipe-lined DMA request from each controller and stages the DMA cycles based upon their programmed priority and sync counter time slot. Then it signals the processor to get off the bus by asserting the DBR line. The following is a brief description of the device's major operational modes.

The procedure for moving and combining bit mapped images in memory received the name Bit Blit from the computer instruction that did block transfer of data on bit boundries. The routines became known as Bit Blitters or Blitters. The Blitter DMA controller is preloaded with the address and size of 3 source images (A, B, and C) and one (1) destination (D) in the dynamic RAM (Refer to Figure 4). These images can be as small as a single character or as large as twice the screen size. They can be full images or smaller windows of a larger image. After one word of each source image is sequentially loaded into the source buffer (A, B, C) they are shifted and then combined together in the logic unit to perform image movement overlay, masking, and replacements. The result is captured in the destination buffer (D) and sent back to the RAM memory destination address.

This operation is repeated until the complete image has been processed. The unit has extensive pipelining to allow for shifter and logic unit propagation time, while the next set of source words is being fetched.

A control register deterines which of 256 possible logic operations is to be performed as the source images are combined and how far they are to be moved (Barrel shifted). In addition to the image combining and movement powers, the Blitter can be programmed to do line drawing or area fill between lines.

#### FIGURE 8 - BLITTER BLOCK DIAGRAM



Commodore

TITLE

IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375

SIZE DRAWING NUMBER REV. SCALE SHEET 18 OF 50

#### 4.3 BITPLANE ADDRESSING

Some computer bitmap displays are organized so that the bitplanes for each pixel are all located within the same address. This is called pixel addressing. If the entire data word of one address is used for a single pixel with 8 bit planes, the data word will look like this. (numbers are bitplanes):

12345678-----

The data compression can be improved by packing more than one pixel into a single address like this:

1234567812345678

or like this, if there are only 4 bitplanes:

123412341234

The IC device uses a bitmap technique called Bitplane Addressing. This separates the bitplanes in memory. To create a 4 plane (16 color) image, the bitplane display DMA channels fetch from 4 separate areas of memory like this:

111111111111111111

22222222222222

3333333333333333

4444444444444444

These are held in buffer registers and are used together as pixels, one bit at a time, by the display (left to right).

This technique allows reduced odd numbers of bitplanes (such as 3 or 5) while maintaining packing efficiency and speed. It also allows grouping bitplanes into 2 separate images, each with independent hardware high speed image manipulation, line draw, and area fill.

#### 4.4 DMA CHANNEL FUNCTIONS

Each channel has an 18 bit RAM address pointer that is placed on the MA memory address bus, and is used to select the location of the DMA data transfer from anywhere in 1M words (2M bytes) of RAM.

An eight (8) bit destination address is simultaneously placed on the register address bus (RGA), sending the data to the corresponding register.

Figure 10 shows a typical DMA channel and almost all channels have DRAM as source and chip registers as destination.

The pointer must be preloaded and is automatically incremented each time a data transfer occurs.

Each controller utilizes one or more of these DMA channels for its own purposes. The following is a brief summary of these controllers and the DMA channels they use.

**Commodore** 

TITLE

IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375

SIZE DRAWING NUMBER REV. SCALE SHEET 19 OF 50

A 390544

Refer to Appendix A of this specification for raster line time allocation for each of these DMA channels.

A-Blitter (four (4) Channels)

The Blitter uses four (4) DMA channels, Three source and one (1) destination as previously described.

Once the Blitter has been started, the four (4) DMA channels are synchronized and pipelined to automatically handle the data transfers without further processor intervention. The images are manipulated in memory, independent of the the display (bitplane DMA).

B-Bitplane (six (6) channels)

The bitplane controller continuously (during display) transfers display data from memory to display buffer registers. There are six (6) DMA channels to handle the data from six (6) independent bit planes. The buffers convert this bitplane dat into pixel data for the display.

C-Copper (one (1) Channel)

The Copper is a co-processor that uses one of the DMA channels to fetch its instructions. The DMA pointer is the instruction counter and must be preloaded with the starting address of the Copper's instructions.

The Copper can move (write) data into chip registers. It can skip, jump, and wait (halt). These simple instructions give great power and flexibility because of the following features.

When Copper is halted, it is off the data bus, using no bus cycles until the wait is over. The programmed wait value is compared to a counter that keeps track of the TV beam position (beam counter) and when they are equal, the Copper will resume fetching instructions.

It can cause interrupts, reload the color registers, start the Blitter or service the audio. It can modify almost any register inside or outside the IC device, based on the TV screen coordinates given by the Beam Counter and the actual address encoded on the RGA Bus.

D-Audio (four (4) Channels)

There are four (4) audio channels, all of which are located outside of the DMA Controller IC. Each controller is independent and uses one DMA channel from the DMA Controller IC and fetches its data during a dedicated timing slot within horizontal blanking. This is accomplished by a controller asserting the DMAL input on the DMA Controller.

E-Sprites (eight (8) channels)

There are eight (8) independent Sprite controllers, each with its own DMA channel and its own dedicated time slot for DMA data transfer. Sprites are line buffered objects that can move very fast because their positions are controlled hardware registers and comparators.

Each sprite has two (2) sixteen bit data registers that define a 16 pixel wide Sprite with 4 colors. Each has a horizontal position register, a vertical start position register and a vertical stop position register. This allows variable vertical size sprites.

The Sprite DMA controller fetches image and position data automatically from anywhere in 512K of memory.

Sprites can be run automatically in DMA mode or they can be loaded and controlled by the microprocessor.

## **Commodore**

TITLE

IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375

SIZE DRAWING NUMBER REV. SCALE SHEET 20 OF 50

A 390544

Each Sprite can be re-used vertically as often as desired. Horizontal re-using is also allowed with micoprocessor control.

F-Disk (one (1) channel)

The disk controller, which is located outside of the DMA, uses a single DMA channel from the device. The controller uses the DMA time slot for data transfer and can read or write a block of data up to 128K anywhere in 512K of memory.

G-Memory Refresh (One (1) Channel)

The refresh controller uses a single DMA channel with its own time slots. It places RAS addresses on the memory address bus (MA) during these slots, in order to refresh the dynamic RAM. Memory is refreshed on every raster line.

During the DMA no data transfer actually takes place. The register address bus (RGA) is used to supply video synchronizing codes. At this time RAS1\* and RAS are low. CASU\* and CASL\* are inactive during this cycle.

#### RAM AND REGISTER ADDRESSING

The device generates RAM addresses from two sources, the processor or from the device performing DMA cycles selected by a multiplexer. This multiplexer allows the processor to access RAM when AS\* and RAMEN\* are both low. At this time, the device also multiplexes the processor address (Al-A20) onto the MA bus. During row address time A1-A8, A17 and A19 are placed on MA0 to MA7, MA8, MA9, respectively. During the column address time A9-A16, A18 and A20 are placed on MA0 to MA7, MA8, MA9, respectively. A19 is also used to determine the RAS line to be asserted. If A19 is low RAS0\* is active and if high RAS1\* is active. The IC will assert CASL\* if LDS\* is low or CASU\* if UDS\* is low.

When the device needs to do a DMA cycle, the multiplexer disables the processor from accessing RAM by asserting the Data Bus Request Line (DBR\*). At this time, the device multiplexes its generated RAM address onto the MA lines and will activate RAS and the proper RAS0\* or RAS1\* line unless it is a refresh cycle where all RAS lines are active. During a DMA cycle, the IC device will also assert both CASU\* and CASL\*, unless it is a refresh cycle where they both remain inactive.

The device also generates RGA addresses from either the processor or device DMAs, each of which is selected by another internal multiplexer. This multiplexer allows the processor to perform a register read/write access when AS\* and RGEN\* are both low. The device then takes the low order byte of the processor address Al to A8 and reflects its value on the RGA output bus RGAl to RGA8. The device will reflect the status of PRW input on the RRW output line, to indicate a memory read or write operation.

During a device DMA cycle, the multiplexer prevents the processor from doing a register access by asserting the DBR\* line. The device will then place the contents of its register address encoder onto the RGA bus.

#### 5.0 REGISTER DESCRIPTION

This DMA controller device contains 125 registers that can be accessed after the following conditions have been met. The state of AS\* and RGEN\* must be an active low level and the least 8 significant address bits (Al thru A8) must contain the valid address of the register to be accessed. Refer to Table 2 for complete list of register addresses and type.

| Commodore |                |     | IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375 |                |  |
|-----------|----------------|-----|-----------------------------------------------|----------------|--|
| SIZE      | DRAWING NUMBER | REV | SCALE                                         | SHEET 21 OF 50 |  |
| A         | 390544         | A.  | _                                             |                |  |

The following is a detailed description of the register set. Register names followed by "H" signify new hi-res registers. Those followed by "h" signify hi-res enhancements

REGISTER FUNCTION

AUD x LCH (H) AUDIO CHANNEL X LOCATION (HIGH 5 BITS) AUD x LCL AUDIO CHANNEL X LOCATION (LOW 15 BITS)

This pair of registers contains the 20 bit starting address (location) of Audio channel x (x= 1,2,3,4) DMA data. This is not a pointer register and therefore only needs to be reloaded if a different memory location is to be outputted.

#### **BEAMCON0**

| BIT# | FUNCTION       |
|------|----------------|
| 15   | RESERVED       |
| 14   | HARDDIS        |
| 13   | LPENDIS        |
| 12   | VARVBEN        |
| 11   | LOLDIS         |
| 10   | CSCBEN         |
| 9    | VARVSYEN       |
| 8    | VARHSYEN       |
| 7    | VARBEAMEN      |
| 6    | DUAL           |
| 5    | PAL            |
| 4    | VARCSYN        |
| 3    | BLANKEN        |
| 2    | <b>CSYTRUE</b> |
| 1    | VSYTRUE        |
| 0    | HSYTRUE        |

HARDDIS This bit is used to disable the hardware vertical and horizontal window limits. This bit is cleared upon RESET.

LPENDIS When this bit is a logical 0 and lpe is enabled, the light pen latched value (hit location) will be read by VHPOSR, VPOSR and HHPOSR. When the bit is a logical 1 the light pen latched value is bypassed and the actual beam counter position is read by VHPOSR, VPOSR and HHPOSR.

VARVBEN Use the comparator generated Vertical Blank (from VBSTART, VBSTOP) to run the internal chip stuff sending RGA signals to DENISE, starting Sprites, resetting light pen. It also disables the hard stop on the display window.

LOLDIS Disable long line/short line toggle. This is useful for dual mode where even multiples are wanted, or in any single display where toggling is not desired.

CSCBEN The variable composite sync comes out on the HSY\* pin, and the variable composite blank comes out on the VSY\* pin. The idea is to allow all the information to come out of the chip for dual mode display. The normal monitor uses the normal composite sync, and the variable composite sync and blank come out of the HSY\* and VSY\* pins. The bits VARVSYEN and VARHSYEN have priority over this control bit.

|      | Commodore      |     |       | IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375 |  |  |
|------|----------------|-----|-------|-----------------------------------------------|--|--|
| SIZE | DRAWING NUMBER | REV | SCALE | SHEET 22 OF 50                                |  |  |
| A    | 390544         | A.  | _     |                                               |  |  |

VARVSYN Comparator for VSY -> VSY\* pin. The variable VSY is set vertically on VSSTRT, reset vertically on VSSTOP, with the horizontal position for set and reset HSTRT on short fields (all field are short if LACE = 1) and HCENTER on long fields (every other field if LACE = 1)

VARHSYN Comparator HSY -> HSY\* pin. Set on HSSTRT value, reset on HSSTOP value.

VARBEAMEN Enables the variable beam counter comparators to operate (allowing different beam counter total values) on the main horizontal counter. It also disables hard display stops both horizontal and vertical.

DUAL Runs the horizontal comparators with the alternate horizontal beam counter, and starts the UHRES pointer chain with the reset of this counter rather than the normal one. This allows the UHRES pointer to come out more than once in a horizontal line, assuming there is some memory bandwidth left (it doesn't work in  $640 \times 400 \times 4$  interlace mode). Also, to keep the two displays synched, the horizontal line lengths should be multiples of each other. If you are clever, you might not need to do this.

PAL Set the appropriate decodes (in normal mode) for PAL. In variable beam counter mode this bit disables the long/short line toggle (sets all lines short).

VARCSYEN Enable CSY\* from the variable decoders to come out the CSY\* pin (VARCSY is set on HSSTRT match always and also on HCENTER match when in vertical sync). It is reset on HSSTOP match when VSY\* and on both HBSTRT and HBSTOP matches during VSY. A reasonable composite can be generated by setting HCENTER half a horizontal line from HSSTRT, and HSSTOP at (HSTOP-HSTRT) before HSSTRT.

BLANKEN Enables CB\* (composite blank) to come out the CSY\* pin. HB or VB that are generated from comparators. If neither BLANKEN or VARCSYEN are high, the normal CSY\* from the regular decode comes out. This may be rather strange in variable beam modes, as some of the fixed decodes may not happen.

HSYTRUE, VSYTRUE, CSYTRUE These change the polarity of the HYS\*, VSY\*, and CSY\* pin respectivly for input and output.

REGISTER FUNCTION

BLT x PTH (h)

Blitter pointer to x (high 5 bits)

BLT x PTL

Blitter pointer to x (low 15 bits)

This pair of registers contains the 20 bit address of the Blitter source (x = a,b,c) or destination (x=D) DMA data. This pointer must be preloaded with the starting address of the data to be processed by the blitter. After the Blitter is finished it will contain the last data address (plus increment and modulo).

LINE DRAW BLTAPTL is used as an accumulator register and must be preloaded with the starting value of (2Y-X) where Y/X is the line slope. BLTDPT and BLTCPT (both high and low) must be preloaded with the starting address of the line.

REGISTER FUNCTION
BLT x MOD Blitter modulo

This register contains the modulo for the blitter source (X = A,B,C) or the destination ((X = D). A modulo is a number that is automatically added to the address, then points to the start of the next line. Each source or destination has its own modulo, allowing each to be a different size, while an identical area of each is used in the blitter operation.

## **Commodore**

TITLE

IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375

SIZE DRAWING NUMBER REV SCALE SHEET 23 OF 50

LINE DRAW: BLTAMOD and BLTBMOD are used as slope storage registers and must be preloaded with the values (4Y-4X) and (4Y) respectively. Y/X = line slope BLTCMOD and BLTDMOD must both be preloaded with the width (in bytes) of the image into which the line is being drawn (normally 2 times the screen width).

REGISTER FUNCTION

BLTAFWM Blitter first word mask for Source A
BLTALWM Blitter last word mask for Source A

The patterns in these two registers are "anded" with the first and last words of each line of data from Source A into the Blitter. A zero in any bit overrides data from source A. These registers should set to all "ones" for fill mode or for line drawing mode.

REGISTER FUNCTION

BLT x DAT Blitter source x data register

This register holds Source x (x=A,B,C) data for use by the Blitter. It is normally loaded by the Blitter DMA channel, however, it may also be preloaded by the microprocessor.

LINE DRAW BLTADAT is used as an index register and must be preloaded with 8000. is used for texture. It must be preloaded with FF if no texture (solid line) is desired.

REGISTER FUNCTION

BLTDDAT Blitter destination data register

This register holds the data resulting from each word of Blitter operation until it is sent to a RAM destination. This is a dummy address and cannot be read by the micro. The transfer is automatic during Blitter operation.

REGISTER FUNCTION

BLTCON0 Blitter control register 0

BLTCON0L Blitter control register 0 (write lower 8 bits only)

This is to speed up software - the upper bits are often the same

BLTCON1 Blitter control register 1

These two control registers are used together to control Blitter operations. There are two basic modes, area and line, which are selected by bit 0 of

BLTCON1, as shown below.

| AREA ]  | <u>MODE</u>                                                                 |                                                                                                                      | LINE MODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|---------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BLTCON0 | BLTCON1                                                                     | BIT#                                                                                                                 | BLTCON0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | BLTCON1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| ASH3    | BSH3                                                                        | 15                                                                                                                   | ASH3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | BSH3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| ASH2    | BSH2                                                                        | 14                                                                                                                   | ASH2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | BSH2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| ASH1    | BSH1                                                                        | 13                                                                                                                   | ASH1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | BSH1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| ASA0    | BSH0                                                                        | 12                                                                                                                   | ASA0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | BSH0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| USEA    | 0                                                                           | 11                                                                                                                   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| USEB    | 0                                                                           | 10                                                                                                                   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| USEC    | 0                                                                           | 09                                                                                                                   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| USED    | 0                                                                           | 08                                                                                                                   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| LF7     | D0FF                                                                        | 07                                                                                                                   | LF7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | D0FF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| LF6     | 0                                                                           | 06                                                                                                                   | LF6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | SIGN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| LF5     | 0                                                                           | 05                                                                                                                   | LF5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | OVF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| LF4     | EFE                                                                         | 04                                                                                                                   | LF4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | SUD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| LF3     | IFE                                                                         | 03                                                                                                                   | LF3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | SUL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| LF2     | FCI                                                                         | 02                                                                                                                   | LF2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | AUL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| LF1     | DESC                                                                        | 01                                                                                                                   | LF1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | SING                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| LF0     | LINE (0)                                                                    | 00                                                                                                                   | LF0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | LINE(=1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|         | BLTCONO ASH3 ASH2 ASH1 ASA0 USEA USEB USEC USED LF7 LF6 LF5 LF4 LF3 LF2 LF1 | ASH3 ASH2 BSH2 ASH1 BSH1 ASA0 BSH0 USEA 0 USEB 0 USEC 0 USED 0 LF7 D0FF LF6 0 LF5 0 LF4 EFE LF3 IFE LF2 FCI LF1 DESC | BLTCON0       BLTCON1       BIT #         ASH3       BSH3       15         ASH2       BSH2       14         ASH1       BSH1       13         ASA0       BSH0       12         USEA       0       11         USEB       0       09         USEC       0       09         USED       0       08         LF7       D0FF       07         LF6       0       06         LF5       0       05         LF4       EFE       04         LF3       IFE       03         LF2       FCI       02         LF1       DESC       01 | BLTCON0         BLTCON1         BIT # BLTCON0           ASH3         BSH3         15 ASH3           ASH2         BSH2         14 ASH2           ASH1         BSH1         13 ASH1           ASA0         BSH0         12 ASA0           USEA         0         11 1         1           USEB         0         09 1         1           USEC         0         09 1         1           USED         0         08 1         1           LF7         D0FF         07 LF7         1           LF6         0         06 LF6         1           LF5         0         05 LF5         1           LF4         EFE         04 LF4         1           LF3         IFE         03 LF3         1           LF2         FCI         02 LF2         1           LF1         DESC         01 LF1 |

|       |    | 1   | 1     |
|-------|----|-----|-------|
| · · · | mr | naa | lore  |
| VU    |    | HVU | IUI C |

390544

TITLE

## IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375

| SIZE | DRAWING NUMBER | REV | SCALE | SHEET 24 OF 50 |
|------|----------------|-----|-------|----------------|
|      |                |     |       |                |

A.

| ASH3-0 | shift value of A source                                                           |
|--------|-----------------------------------------------------------------------------------|
| BSH3-0 | shift value of B source                                                           |
| USEA   | mode control bit to use source A                                                  |
| USEB   | mode control bit to use source B                                                  |
| USEC   | mode control bit to use source C                                                  |
| USED   | mode control bit to use destination D                                             |
| LF7-0  | Logical minterm select lines                                                      |
| EFE    | Exclusive fill enable                                                             |
| IFE    | Inclusive fill enable                                                             |
| FCI    | Fill carry input                                                                  |
| DESC   | descending (decreasing address) control bit                                       |
| LINE   | Line mode control bit                                                             |
| SIGN   | Line draw sign flag                                                               |
| OVF    | Line draw r/l word overflow flag                                                  |
| SUD    | Line draw, Somtimes Up or Down ( = AUD*)                                          |
| SUL    | Line draw, Sometimes Up or Left                                                   |
| AUL    | Line draw, Always Up or Left                                                      |
| SING   | Line draw, Single bit per horizontal line                                         |
| DOFF   | Disable D output - for external ALUs. The cycle occurs normally, but the data bus |
|        | is tristated (hi res chips only)                                                  |

The line draw octants are decoded as follows:

| OCT | SUD | SUL | AUL |
|-----|-----|-----|-----|
| 0   | 1   | 1   | 0   |
| 1   | 0   | 0   | 1   |
| 2   | 0   | 1   | 1   |
| 3   | 1   | 1   | 1   |
| 4   | 1   | 0   | 1   |
| 5   | 0   | 1   | 0   |
| 6   | 0   | 0   | 0   |
| 7   | 1   | 0   | 0   |

| REGISTER | FUNCTION |
|----------|----------|
|          |          |

BLTSIZE Blitter start size (Window, width, height)

This register contains the width and height of the blitter operation (in line mode width must=2, height = line length) Writing to this register will start the Blitter, and should be done last, after all pointers and control registers have been initialized.

```
BIT# 15,14,13,12,11,10,09,08,07,06,05,04,03,02,01,00
h9 h8 h7 h6 h5 h4 h3 h2 h1 h0 w5 w4 w3 w2 w1 w0
```

W = Width = Horizontal pixels (6 bits=64 words=1024 pixels max)

LINE DRAW: BLTSIZE controls the line length and starts the line draw when written to. The h field controls the line length (10 bits gives lines up to 1024 dots long). The w field must be set to 02 for all line drawing.

```
BLTSIZH H 05E W A Blitter H size and start (11 bit width)
bit # 15 14 13 12 11 10 09 08 07 06 05 04 03 02 01 00

X X X X W10 W9 W8 W7 W6 W5 W4 W3 W2 W1 W0
```

## **Commodore**

TITLE

IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375

SIZE DRAWING NUMBER REV SCALE SHEET 25 OF 50

A 390544

A.

BLTSIZV H 05C W A Blitter V size (15 bit height)

15 14 80 07 05 04 03 02 01 bit#

00

X h14 h13 h12 h11 h10 h09 h08 h07 h06 h05 h04 h03 h02 h01 h00

**FUNCTION** REGISTER

Bit plane x pointer (high 3 bits) BPLxPTH **BPLxPTL** Bit plane x pointer (low 15 bits)

These are the blitter size registers for blits larger than the earlier chips could accept. The original commands are retained for compatability. BLTSIZV should be written first, followed by BLTSIZH, which starts the blitter. BLTSIZV need not be rewritten for subsequent blits if the vertical size is the same. The maximum size of a blit is 32K pixels \* 32K lines. All don't cares (x's) should be written to 0's for upward compatability.

BPLHDAT H 07A W A ext logic UHRES bit plane pointer identifier

BPLHMOD H 1E6 W A UHRES bit plane modulo. This is the number (sign extended) that is addedd to the UHRES bit plane pointer (BPLHPTL,H) every line, and then another 2 is added, just like the other modu-

BPLHPTH H 1EC W A UHRES (VRAM) bit plane pointer (high 5 bits) BPLHPTL H 1EE W A UHRES (VRAM) bit plane pointer (low 15 bits)

When UHRES is enabled, this pointer comes out on the second 'free' cycle after the start of each horizontal line. Its modulo is added every time it comes out. 'Free' means priority above COPPER and below the fixed stuff (audio, sprites...). BPLHDAT comes out as an identifier on the RGA lines when the pointer address is valid so that external detectors can use this to do special cycles for the VRAMs. The SHRHDAT get the first and third free cycles.

#### BPLHSTOP H 1D6 W A UHRES bit plane vertial stop

This controls the line when the data fetch stops for the BPLHPTH,L pointers. V10-V0 on DB10-0

### BPLHSTRT H 1D4 W A UHRES bit plane pointer vertical stop.

This controls the line when the data fetch starts for the BPLHPTH,L pointers. V10-V0 on DB10-DB0.

REGISTER **FUNCTION** 

BPL x PTH Bit plane x pointer (high 3 bits) BPL x PTL Bit plane pointer (low 15 bits)

This pair of registers contains the 18 bit pointer to the address of Bit plane x (x=1,2,3,4,5,6) DMA data. This pointer must be reinitialized by the processor or Copper to point to the beginning of Bit Plane data every vertical blank time.

REGISTER **FUNCTION** 

**BPL1MOD** Bit plane modulo (odd plane) **BPL2MOD** Bit plane modulo (even plane)

These registers contain the modulos for the odd and even bit planes. A modulo is a number that is automatically added to the address at the end of each line, so that the address points to the start of the next line. Since they have seperate modulos, the odd and even bit planes may have size that are different from each other, as well as different from the display widow size.

## **Commodore**

TITLE

IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375

DRAWING NUMBER SIZE REV SCALE SHEET 26 OF 50

A. 390544

REGISTER FUNCTION

BPLCON0 h Bit plane control register (miscellaneous bits)

This register controls the operation of the Bit Planes and various aspects of the display.

| BIT# | BPLCONO     |
|------|-------------|
| 15   | HIRES       |
| 14   | BPU2        |
| 13   | BPUl        |
| 12   | BPUO        |
| 11   | HOMOD       |
| 10   | DBLPF       |
| 09   | COLOR       |
| 08   | GAUD        |
| 07   | UHRES (1)   |
| 06   | SHRES (1)   |
| 05   | BPLHWRM (1) |
| 04   | SPRHWRM (1) |
| 03   | LPEN        |
| 02   | LACE        |
| 01   | ERSY        |
| 00   | X           |

(1)hi res chips only

HIRES = High resolution (640) mode

BPU = Bit plane use code 000-110 (NONE through 6 inclusive)

HOMOD = Hold and Modify mode

DBLPF = Double playfield (PFl=odd PF2=even bit planes)

COLOR = Composite video

COLOR = enable

GAUD = Genlock audio enable (mixed on BKGND pin during vertical blanking

UHRES = ultrahi res enables the UHRES pointers (for 1K x 1K) (also needs bits in DMACON)

(hi res chips only)

SHRES = superhires (640 by 400 noninterlaced) sets the bit plane control for this mode, it doubles the of the output of a given bit plane over HRES. (hi res chips only), two bit planes maximum. If priority is less than 4, the 1 available sprite has priority. IF  $\geq$  4, the sprite and bit plane are XOR'ed. Disables hard stops in vertical and horizontal display widows BPLHWRM = Swaps the polarity of ARW\* when BPLHDAT comes out so that external devices can detect RGA and

**Commodore** 

TITLE

IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375

SIZE DRAWING NUMBER REV SCALE SHEET 27 OF 50

put things in memory (hi res chips only).

SPRHWRM = Same as BPLHWRM, but with SPRHDAT. (hi res chips only)

LPEN=Light pen enable (reset on power up) LACE=Interlace enable (reset on power up)

ERSY=External Resync (HSYNC, VSYNC pads become inputs) (reset on power up)

REGISTER FUNCTION

COPCON h Copper control register

This is a one bit register that when true, allows the Copper to access the Blitter hardware. This bit is cleared by power on reset, so that copper cannot access the Blitter hardware.

BIT # NAME FUNCTION

O1 CDANG Copper danger mode. Allows Copper access to all RGA registers if true.

Otherwise, it will access RGA addresses greater than 7E (hex).

REGISTER FUNCTION

COPJMP1 Copper restart at first location COPJMP2 Copper restart at second location

These addresses are strobe addresses, that when written to cause Copper to jump indirect using the address contained in the First or Second Location registers described below. The Copper itself can write to these addresses, causing its own jump indirect.

REGISTER FUNCTION

COP1LCH h

COPPER first location register (high 5 bits)

COP1LCL

COPPER first location register (low 15 bits)

COP2LCH h

COP2LCL

COPPER second location register (low 15 bits)

COP2LCL

COPPER second location register (low 15 bits)

COPINS Copper instruction fetch identify

**Commodore** 

TITLE

IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375

SIZE DRAWING NUMBER REV SCALE SHEET 28 OF 50

This is a dummy address that is generated by the Copper whenever it is loading instructions into its own instruction register. This actually occurs every Copper cycle except for the second (IR2) cycle of the move instruction. The three types of instructions are shown below.

MOVE Move immediate to destination

WAIT Wait until the beam counter is equal to, or greater than.

(keeps Copper off the bus until beam position has been reached)

SKIP Skip if beam counter is equal to or greater than.

(skips the following Move instruction unless beam position has been reached)

|      | MOVE | ,    | WAIT |      | SKIP |       |
|------|------|------|------|------|------|-------|
| BIT# | IR1  | IR2  | IR1  | IR2  | IR1  | IR2   |
| 15   | X    | RD15 | VP7  | BFD* | VP7  | BFD * |
| 14   | X    | RD14 | VP6  | VE6  | VP6  | VE6   |
| 13   | X    | RD13 | VP5  | VE5  | VP5  | VE5   |
| 12   | X    | RD12 | VP4  | VE4  | VP4  | VE4   |
| 11   | X    | RDll | VP3  | VE3  | VP3  | VE3   |
| 10   | X    | RD10 | VP2  | VE2  | VP2  | VE2   |
| 09   | X    | RD09 | VPl  | VEl  | VPl  | VEl   |
| 08   | DA8  | RD08 | VP0  | VE0  | VP0  | VE0   |
| 07   | DA7  | RD07 | HP8  | HE8  | HP8  | HE8   |
| 06   | DA6  | RD06 | HP7  | HE7  | HP7  | HE7   |
| 05   | DA5  | RD05 | HP6  | HE6  | HP6  | HE6   |
| 04   | DA4  | RD04 | HP5  | HE5  | HP5  | HE5   |
| 03   | DA3  | RD03 | HP4  | HE4  | HP4  | HE4   |
| 02   | DA2  | RD02 | HP3  | HE3  | HP3  | HE3   |
| 01   | DAl  | RD0l | HP2  | HE2  | HP2  | HE2   |
| 00   | 0    | RD00 | 1    | 1    | 1    | 1     |

IR1 = First instruction register

IR2 = Second instruction register

DA = Destination Address for MOVE instruction. Fetched during IRI time, used during IR2 time on RGA bus.

RD = RAM data moved by MOVE instruction at IR2 time directly from RAM to the address given by the DA field.

VP =Vertical Beam Position comparison bit bit

HP =Horizontal Beam Position comparison bit

VE = Enable comparison (mask bit)

HE =Enable comparison (mask bit)

\* NOTE: BFD Blitter finished disable. When this bit is true, the Blitter Finished flag will have no effect on the Copper. When this bit is zero the Blitter Finished flag must be true (in addition to the rest of the bit comparisons), from its wait state, or skip before the Copper can exit from its wait state, or skip over an instruction. Note that the V7 comparison cannot be masked.

The Copper is basically a 2 cycle machine that requests the bus only during odd memory cycles (4 memory cycles per in). This prevents collisions with Display, Audio, Disk, Refresh, and Sprites, all of which use only even cycles. It therefore needs (and has) priority over only the Blitter and Micro.

There are only three types of instructions: MOVE immediate, WAIT until, and SKIP if. All instructions (except WAIT) require 2 bus cycles (and two instruction words). Since only odd bus cycles are requested, 4 memory cycle times are required per instruction (memory cycles are 280 nS).

| Comn   | $\mathbf{a}$ | PΩ    |
|--------|--------------|-------|
| CUIIII | IUUU         | די די |

TITLE:

IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375

SIZE DRAWING NUMBER REV SCALE SHEET 29 OF 50

There are two indirect jump registers COP1LC and COP2LC. These are 20 bit pointer registers whose contents are used to modify the program counter for initialization or jumps. They are transferred to the program counter whenever strobe addresses COPJMP1 or COPJMP2 are written. In addition COP1LC is automatically used at the beginning of each vertical blank time.

It is important that one of the jump registers be initialized and its jump strobe address hit, after power up but before Copper DMA is initialized. This insures a determined startup address and state.

REGISTER FUNCTION

DIWSTRT Display window start (upper left vertical-horizontal position)
DIWSTOP Display window stop (lower right vertical-horizontal position)

These registers control the Display window size and position, by locating the upper left and lower right corners.

BIT# 15,14,13,12,11,10,09,08,07,06,05,04,03,02,01,00 USE V7 V6 V5 V4 V3 V2 V1 VO H7 H6 H5 H4 H3 H2 H1 H0

DIWSTOP is vertically restricted to the lower 1/2 of the display (V8=/=V7), and horizontally restricted to the right 1/4 of the display (H8=1).

DIWSTRT is vertically restricted to the upper 2/3 of the display (V8=0), and horizontally restricted to the left 3/4 of the display (H8=0).

REGISTER FUNCTION

DIWHIGH H Display window upper bits for start, stop.

This is an added register for the hires chips, and allows larger start and stop ranges. If it is not written, the above (DIWSTRT, STOP description holds. If this register is written last in a sequence of setting the display widow, it sets direct start and stop positions anywhere on the screen. It does not affect the UHRES pointers.

BIT# 15, 14, 13, 12, 11, 10, 09, 08, 07, 06, 05, 04, 03, 02, 01, 00 X, X, H8, X, X, V10, V9, V8, X, X, H8, X, X, V10, V9, V8

(X) don't care. Don't cares should always be written to 0 to maintain upward compatability.

REGISTER FUNCTION

DDFSTRT Display data fetch start (horiz.position)
DDFSTOP Display data fetch stop (horiz.position)

These registers control the horizontal timing of the beginning and end of the Bit Plane DMA display data fetch. The vertical Bit Plan DMA timing is identical to the Display windows described above. The Bit Plane Modulos are dependent on the Bit Plane horizontal size, and on this data fetch window size.

#### **REGISTER BIT ASSIGNMENTS**

BIT# 15 14 13 12 11 10 09 08 07 06 05 0.403 02 01 00 **USE** Χ Χ Χ Χ Χ Χ н8 н7 н6 Н5 H4 H3 H2

X bits should alway be driven with 0 to maintain upward compatability

The tables below show the start and stop timing for different register contents

## **Commodore**

TITLE:

IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375

SIZE DRAWING NUMBER REV SCALE SHEET 30 OF 50

| DDFSTRT (left edge of d              | (left edge of display data fetch) |    |    |    |    |
|--------------------------------------|-----------------------------------|----|----|----|----|
| purpose                              | h8                                | h7 | h6 | h5 | h4 |
| Extra wide (max)*                    | 0                                 | 0  | 1  | 0  | 1  |
| wide                                 | 0                                 | 0  | 1  | 1  | 0  |
| normal                               | 0                                 | 0  | 1  | 1  | 1  |
| narrow                               | 0                                 | 1  | 0  | 0  | 0  |
| DDFSTOP (right edge of display data) |                                   |    |    |    |    |
| purpose                              | h8                                | h7 | h6 | h5 | h4 |
| narrow                               | 1                                 | 1  | 0  | 0  | 1  |
| normal                               | 1                                 | 1  | 0  | 1  | 0  |

note that these numbers will vary with variable beam counter modes (The maxes and mins that is)

REGISTER FUNCTION

DMACON DMA control write (clear or set)
DMACONR DMA control read (and blitter status)

This register controls all of the dma channels, and contains Blitter DMA status bits.

| BIT# | FUNCTION | DESCRIPTION                                                                    |
|------|----------|--------------------------------------------------------------------------------|
| 15   | SET/CLR  | set/clear control bit Determines if bits set with a 1 get set or cleared       |
| 14   | BBUSY    | Blitter busy status (read only)                                                |
| 13   | BZERO    | Blitter logic zero status bit (read only)                                      |
| 12   | X        |                                                                                |
| 11   | X        |                                                                                |
| 10   | BLTPRI   | Blitter DMA priority. (over CPU) Also called "Blitter Nasty", disable /BLS pin |
|      |          | preventing micro from stealing any bus cycles while blitter DMA is running     |
| 09   | DMAEN    | Enable all DMA below                                                           |
| 08   | DPLEN    | Bit plane DMA enable                                                           |
| 07   | COPEN    | Copper DMA enable                                                              |
| 06   | BLTEN    | Blitter DMA enable                                                             |
| 05   | SPREN    | Sprite DMA enable                                                              |
| 04   | DSKEN    | disk DMA enable                                                                |
| 03   | AUD3EN   | Audio channel 3 DMA enable                                                     |
| 02   | AUD2EN   | Audio channel 2 DMA enable                                                     |
| 01   | AUD1EN   | Audio channel 1 DMA enable                                                     |
| 00   | AUD0EN   | Audio channel 0 DMA enable                                                     |
|      |          |                                                                                |

REGISTER FUNCTION

DSKPTH h Disk pointer (high 5 bits)
DSKPTL disk pointer (low 15 bits)

This pair of registers contains the 20 bit address of the Disk DMA data. These address registers must be initialized by the processor or Copper before Disk DMA is enabled.

REGISTER FUNCTION

HBSTOP H Horizontal line position for HBLANK stop

## Commodore

TITLE

IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375

SIZE DRAWING NUMBER REV SCALE SHEET 31 OF 50

HBSTRT H Horizontal line position for HBLANK start. These are the start and stop positions

(in 280 nS increments) for the HBLANK that comes out on the CSY\* pin when

BLANKEN bit in BEAMCON0 is set to 1. It also affects VARSSY

(see BEAMSON0).

HCENTER H Horizontal line position (CCKs) of VSYNC on long field. This is nessesary for

interlace mode with variable beam counters. See BEAMCON0 for when it affects

chip outputs. See HTOTAL for bits.

HHPOSR H Dual mode hires H beam counter read.

HHPOSW H Dual mode hires beam counter write. This is the secondary beam counter for the

faster mode, triggering on UHRES pointers and doing comparisons for HBSTRT,

STOP, HTOTAL, HSSTRT, HSSTOP (see HTOTAL for bits).

HSSTOP H Horizontal line position for HSYNC stop. Sets the number of color clocks for the

sync stop (see HTOTAL for bits).

HSSTRT H Horizontal line position for HSYNC start. Sets the number of color clocks for sync

start (see HTOTAL for bits). See BEAMCON0 for details when these two are active

HTOTAL H Highest color clock count in a horizontal line.

Bit # 15, 14, 13, 12, 11, 10, 9, 8, 7, 6, 5, 4, 3, 2, 1,

X, X, X, X, X, X, h8, h7, h6, h5, h4, h3, h2, h1

X's should be drive to 0 for upward compatability.

Horizontal line has this many +1 280 nS increments. If the PAL bit and LOLDIS are not both high, long/short line toggle will occur, and there will be this many

+2 every other line. Active if VARBEAMEN = 1 or DUAL = 1.

REGISTER FUNCTION REFPTR Refresh pointer

This register is used as a Dynamic RAM refresh address generator. It is writable for test purposes only, and should never be written to by the microprocessor.

REGISTER FUNCTION

SPR x PTH Sprite x pointer (high 3 bits)
SPR x PTL Sprite x pointer (low 15 bits)

This pair of registers contain the 18 bit address of Sprite x (x = 0,1,2,3,4,5,6,7,) DMA data. the address register must be initialized by the processor or Copper every vertical blank time.

REGISTER FUNCTION

SPR x POS Sprite x vertical - horizontal position data

SPR x CTL Sprite x vertical - horizontal

This pair of registers work together as position, size and feature sprite control registers. They are usually loaded by the sprit DMA channel, during horizontal blank, however they may be loaded by either processor at any time.

SPRxPOS Register

BIT# SYMBOL FUNCTION

15-8 SV7-SV0 Start vertical value. High bit (SV8) is in SPRxCTL reg. below 07-00 SH8-SH0 Start vertical value. Low bit (SH0) is in SPRxCTL reg. below

## Commodore

TITLE

IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375

SIZE DRAWING NUMBER REV SCALE SHEET 32 OF 50

SPRxCTL Register (writing this address disables sprite horizontal comparator circuit)

BIT# SYMBOL FUNCTION

15-8 EV7-EV0 End (stop) vertical value low 8 bits 07 ATT Sprite attach control bit (odd sprites)

REGISTER FUNCTION

VBSTOP H Vertical line for VBLANK stop VBSTRT H Vertical line for VBLANK start

(v10-0 <- D10-0 affects CSY\* pin if BLANKEN = 1 and VSY\* pin

if CSCBEN = 1 (see BEAMCON0).

VPOSR h Read vertical most significant bits (and frame flop). VPOSW Write vertical most significant bits (and frame flop).

BIT # 15, 14, 13, 12, 11, 10, 9, 8, 7, 6, 5, 4, 3,

1, 0 USE V9, V8

LOF, I6, I5, I4, I3, I2, I1, I0, LOL, X, X, X,

LOF long frame (auto toggle control bit in BPLCON0)

I0-I6 chip identification

8375 FAT hr agnushr pal= 208375 FAT hr agnushr ntsc= 30V9,V10 hires chips only 20,30 identifiers

LOL = long line bit. If logical 0 it indicates short line.

Commodore

TITLE

IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375

SIZE DRAWING NUMBER REV SCALE SHEET 33 OF 50









### FIGURE 11 PAL VIDEO SYNC





390544

TITLE

IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375

SIZE DRAWING NUMBER REV SCALE SHEET 36 OF 50

A.

### FIGURE 12 - HORIZONTAL TIME SLOT ALLOCATION

## APPENDIX A

DMA TIME SLOT ALLOCATION / HORIZONTAL LINE



- a. These operations only take slots if the associated operation is being performed.
  - NOTE: Copper Data Move instructions require four (4) slots.

Copper Wait instructions require six (6) slots.

b. This cycle O appears to exclude one of the memory refresh cycles. This is not the case.

Actual system hardware demands certain specific values for data fetch start and display start. Therefore this timing chart has been adjusted to match those requirements.

TITLE

IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375

SIZE DRAWING NUMBER REV. SCALE SHEET 37 OF 50

390544

Α

## FIGURE 13 - DMA TIME SLOT ALLOCATION (CONT.)

### APPENDIX A (CONT'D)

#### DMA Time Slot Allocation / Horizontal line (cont.)



# Commodore

390544

A

TITLE

## IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375

SIZE DRAWING NUMBER REV. SCALE SHEET 38 OF 50

## FIGURE 14 - DMA TIME SLOT ALLOCATION / HORIZONTAL LINE (CONT.)

Data fetch can only be specified at even multiples of 8 clocks. This is the clock position which should be specified for the normal width display. (20 word fetch for 320 pixels, 40 word fetch for 640 pixel width).

Five clocks must occur before the data which was fetched for a particular position to appear onscreen. For example, if data fetch start is specified as 38, it will not be available for display until clock number 45.





# Commodore

390544

TITLE

# IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375

SIZE DRAWING NUMBER REV. SCALE SHEET 39 OF 50

## APPENDIX A (CONT'D)

## DMA Time Slot Allocation / Horizontal line (cont.)

Hardware stop installed here. Datafetch cannot





Some sprites are unusable if the display starts early due to an extra word(s) associated with a wide display and/or horizontal scrolling. In this case, the bit-plane DMA steals the cycles normally allocated to the sprites, as shown above.

## **Commodore**

TITLE

## IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375

SIZE DRAWING NUMBER REV. SCALE SHEET 40 OF 50

390544

Α





# FIGURE 17 -AGNUS/DENISE VERTICAL SYNC TIMING



## PAL Mode





In non-interlace mode the system may default at either long or short fields.

# Commodore IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375 SIZE DRAWING NUMBER REV. SCALE SHEET 43 OF 50 A 390544 A

## FIGURE 18 - AGNUS/DENISE HORIZONTAL TIMING

AGNUS/Denise Horizontal Sync. Timing





|    |                                         |    | 1   |    |
|----|-----------------------------------------|----|-----|----|
| Co | mi                                      | ma |     | MA |
| VU | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | ШV | ZUU |    |

TITLE

SCALE

IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375

SIZE

DRAWING NUMBER

REV.

SHEET 44 OF 50



FIGURE - 19: -01 LEAD BOND DIAGRAM

|      | Commodore      |      | IC, LSI, DMA COFAT AGNUS, 83 | ONTROLLER HIRES<br>375 |
|------|----------------|------|------------------------------|------------------------|
| SIZE | DRAWING NUMBER | REV. | SCALE                        | SHEET 45 OF 50         |
| А    | 390544         | A    |                              |                        |



# Commodore

TITLE

IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375

SIZE DRAWING NUMBER

A

REV. SCALE

SHEET 46 OF 50

390544



| <b>Commodore</b> |
|------------------|
|------------------|

TITLE

IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375

SIZE DRAWING NUMBER

A

REV. SCALE

SHEET 47 OF 50

390544



# Commodore

TITLE

SCALE

IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375

SIZE

A

DRAWING NUMBER

REV.

SHEET 48 OF 50

390544



# Commodore IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375 SIZE DRAWING NUMBER REV. SCALE SHEET 49 OF 50 A 390544 A



|      | Commodore      |                                                  | TITLE |                |
|------|----------------|--------------------------------------------------|-------|----------------|
|      | Commodore      | IC, LSI, DMA CONTROLLER HIRES<br>FAT AGNUS, 8375 |       |                |
| SIZE | DRAWING NUMBER | REV.                                             | SCALE | SHEET 50 OF 50 |
| A    | 390544         | A                                                |       |                |

## APPROVED VENDOR LIST

| Commodore Part Number | Vendor | Vendor Part Number |
|-----------------------|--------|--------------------|
| 390544-01             | CSG    | 390544-01          |
| 390544-02             | CSG    | 390544-02          |
| 390544-03             | CSG    | 390544-03          |
| 390544-04             | CSG    | 390544-04          |
| 390544-05             | CSG    | 390544-05          |
| 390544-06             | CSG    | 390544-06          |

Commodore

TITLE

IC, LSI, DMA CONTROLLER HIRES FAT AGNUS, 8375

SIZE DRAWING NUMBER REV. SCALE SHEET i OF i