## 第四次实验报告

## 20307130112 马成

- 一、 实现 CSR 寄存器
- 1. CSR 的整体架构参考了老师给出的代码和 regfile 的相关操作
- 2. CSR 的功能主要我分成了四块,第一是检测异常,第二是检测中断,第三是检测指令中的 CSR 指令并对之进行处理,第四就是对 MRET 的处理
- 3. 对于 CSR 指令的读操作,几乎和 regfile 完全一致,直接使用组合逻辑读出即可,对于写操作,我为了保证 ALU 模块可以正常的计算需要写入 rd 的值,我将对于 CSR 中写入值的计算直接写在了 CSR 寄存器模块内。先计算结果,然后也是类似于 regfile 写指令的操作更改 CSR 的对应值
- 4. 使用组合逻辑对上述的四种情况按顺序一一进行考虑(其实这四种情况是互斥的,不会出现一条指令兼具几种情况的问题),这里对于 CSR 寄存器的修改完全参照文档即可。
- 二、对于流水线的修改
- 1. 对于 CSR 类型指令的处理:在 decoder 中加入对于 CSR、MRET、ECALL 指令的识别。在 decode 阶段通过向外传递 csrra,通过 csrrd 读取 CSR 对应的值,并通过 immediate 模块对 dataD 的 srca 和 srcb 进行布局,方便后续的处理。将 x[rs1]或 zmm[4:0]存储在 dataD.csr 中,CSR 的对应值会在后续的 ALU运算中自动被存入 result 中不必担心。ECALL 和 MRET 指令对流水线不需要太多的改动,只需要识别即可。由于 CSR 指令或者是任何会改变 CSR 寄存器的操作都会导致整个流水线的刷新,所以其实我们不必考虑 CSR 寄存器的数据冲突问题,因为就算冲突了,后面出现的指令也会被刷新不会被执行。
- 2. 识别异常:在 FETCH 阶段可能导致的异常是 pc[1:0]!=2'b00 将 dataF.error=FETCHERROR,同时将 ireq.valid 和 stopf 等进行相应的修改,后续的异常还有在 decode 阶段未找到相应指令的解析方式,在 memery 阶段根据所取数据的 msize 发现地址未对齐。对这些异常指令的处理方式类似于FETCH 阶段的处理,当发现你获得的 data 中已经是一条错误指令,将他看做费指令不予理会即可。
- 3. 流水线的刷新:由于 cbus 的合理性要求,dreq 和 ireq 不能在中途改变。因此在处理异常的时候我分成三个步骤进行处理。当出现异常但是 stopm 为 1 的时候,给出一个 stallcsr 信号说明这时候 memory 阶段的 dreq 还在取指令不能变化,所以所有的寄存器保持原样不变,除了 memery 阶段这是 stopm 自己就可以完成的,只需要对 memery 阶段做一个 store 的操作即可所以不需要额外操作。当 stopm 为 1 的时候,将 decode 和 execute 的指令 flush,但是 ireq 的情况还未知,继续让他取指令,memory 中由于 execute 的指令被刷新,dreq 不再工作,但是 dataM 还要保持不变以维持 csr 的信息来源。指导 stopf 也为 0 表示所有的流水线的取内存操作全部完成,这时候将所有流水线寄存器全部刷新即可。这时我再对 csr 寄存器进行一些列操作,同时按照要求取出新的 PC,在 fetch 阶段更新 pc\_next 即可。同时为了防止在处理异常的时候传入的一条访存指令更改内存,需要保证 dreq 的 valid 只能在没有异常或中断的时候才会有效。

## 三、 通过截图

## 1. Test-lab4 TEST=all 通过截图

```
ConeMark Iterations/Sec 11
Run drystore
Dhrystone Benchmark, Version C, Version 2.2
Trying 1888e runs Winough Dhrystone.
Finished in 1837 ms

Phrystone PASS 12 Marks
vs. 188800 Marks (17-7780K @ 4.2808tz)
Run stream

STREAM version $Revision: 5.10 $

This system uses 8 bytes per array element.

Array size = 2048 (elements), Offset = 0 (elements)
Memory per array = 0.0 MB; 0.60 GiB).
Table beneal fill be executed to Eine (socialing the first iteration)
will be used to compute the reported bandwidth.

* checktick: start-1.493800
* checktick: start-1.493900
* checktick: start-1.493800
* checktick: start-1.493800
* checktick: start-1.493800
* checktick: start-1.493501
* checktick: start-1.493509
* checktick: start-1.493509
* checktick: start-1.493500
* checktick: start-1.594002
* checktick: start-1.594002
* checktick: start-1.594002
* checktick: start-1.594002
* checktick: start-1.594003
* checktick: start-1.594003
* checktick: start-1.59603
* checktick: start-1.59603
* checktick: start-1.59603
* checktick: start-1.590603
* ch
```

```
WARNING -- The above is only a rough guideline For best results, please be sure you know the precision of your system timer.
       Function Best Rate MB/s Avg time Copy: 8.3 0.004078 Scale: 0.5 0.062579
                                                                                                                                                                                              Min time
                                                                                                                                                                                                                                                       Max time
                                                                                                                                                                                              0.003953
0.062403
                                                                                                                                                                                                                                                        0.004203
0.062871
                                                                                                0.8
0.3
                                                                                                                           0.062189
0.145032
        Add:
                                                                                                                                                                                              0.061003
                                                                                                                                                                                                                                                        0.064027
                                                                                                                                                                                              0.143751
        Solution Validates: avg error less than 1.000000e-13 on all three arrays
       Run conwaygame
Play Conway's life game for 200 rounds.
seed=4786
       Run sys-test
trap here, epc 8000600c, cause 8
Test ecall_u [OK]
      Test ecall_u [OK] trap here, epc 8000608c, cause 8 trap here, epc 8000602e, cause 0 Test instr_misalign [OK] trap here, epc 8000608c, cause 8 trap here, epc 80006040, cause 4 Test load misalign [OK] trap here, epc 8000608c, cause 8 trap here, epc 8000608c, cause 6 Test store misalign [OK] tran here, epc 8000608c, cause 8 Test per epc 8000608c, cause 8 Test store misalign [OK]
      Test store_misalign [OK]
trap here, epc 80006608c, cause 8
trap here, epc 80006608b, cause 8000000000000000
Test timer_intr [OK]
trap here, epc 80006008c, cause 8
trap here, epc 80006090, cause 8
trap here, epc 80006090, cause 8000000000000000
Test software intr [OK]
trap here, epc 8000607c, cause 8
Timer interrupt in test_trap, this should happen 50 times.
Timer interrupt in test_trap, this should happen 50 times. Timer interrupt in test_trap, this should happen 50 times. Timer interrupt in test_trap, this should happen 50 times. Timer interrupt in test_trap, this should happen 50 times. Timer interrupt in test_trap, this should happen 50 times. Timer interrupt in test_trap, this should happen 50 times. Timer interrupt in test_trap, this should happen 50 times. Timer interrupt in test_trap, this should happen 50 times. Timer interrupt in test_trap, this should happen 50 times. Timer interrupt in test_trap, this should happen 50 times. Timer interrupt in test_trap, this should happen 50 times. Timer interrupt in test_trap, this should happen 50 times. Timer interrupt in test_trap, this should happen 50 times. Timer interrupt in test_trap, this should happen 50 times. Timer interrupt in test_trap, this should happen 50 times. Timer interrupt in test_trap, this should happen 50 times. Timer interrupt in test_trap, this should happen 50 times. Timer interrupt in test_trap, this should happen 50 times. Timer interrupt in test_trap, this should happen 50 times. Timer interrupt in test_trap, this should happen 50 times.
  Timer interrupt in test trap, this should happen 50 times. Timer interrupt in test trap, this should happen 50 times. Timer interrupt in test trap, this should happen 50 times. Timer interrupt in test trap, this should happen 50 times. Timer interrupt in test trap, this should happen 50 times. Timer interrupt in test trap, this should happen 50 times. Timer interrupt in test trap, this should happen 50 times. Timer interrupt in test trap, this should happen 50 times. Timer interrupt in test trap, this should happen 50 times. Timer interrupt in test trap, this should happen 50 times. Timer interrupt in test trap, this should happen 50 times.
   Timer interrupt in test_trap, this should happen 50 times.
Timer interrupt in test_trap, this should happen 50 times.
   Timer interrupt in test_trap, this should happen 50 times. 
Timer interrupt in test_trap, this should happen 50 times. 
Timer interrupt in test_trap, this should happen 50 times.
    Timer interrupt in test trap, this should happen 50 times.
Timer interrupt in test trap, this should happen 50 times.
    Timer interrupt in test trap, this should happen 50 times. Timer interrupt in test trap, this should happen 50 times. Timer interrupt in test trap, this should happen 50 times.
  Timer interrupt in test_trap, this should happen 50 times.

Test m_trap [OK]

Privileged test finished.

Exit with code = 0

^CCore 0: SOME SIGNAL STOPS THE PROGRAM at pc = 0x0

total guest instructions = 0

instruct = 0, cyclecnt = 0, IPC = -nan

Seed=0 Guest cycle spent: 478734528 (this will be different from cycleCnt if emu loads a snapshot)

Host time spent: 1094357ms

This emulator compiled with ITGG Remote Bithang client To enable use +itag rbb enable=1
  Listening on port 23334
make: *** [Makefile:60: test-lab4] Interrupt
```