# Lab 9 - iExecute and Datapath

# Breana Leal and Matthew Carrano March 25, 2018

#### 1 Introduction

The goal of this lab is completing the iExecute stage and integrating the iExecute stage into the overall datapath. Once constructed, the outputs are verified through simulation and an expected results table.

## 2 Interface

The iExecute module has inputs pc\_in, read\_data1, read\_data2, sign\_extended\_output, alu\_op, opcode, and alu\_src. It has outputs branch\_target, alu\_result, and zero. The next five modules are part of the iExecute module.

The inputs of the mux are read\_data2 and sign\_extended\_output. The control signal is alu\_src, this signal chooses which of the two above signals to output. The output is mux\_out. The shifter module left shifts the bits of its input, sign\_extended\_out, and outputs shift\_result. The inputs of the adder module are pc\_in and shift\_result. These two values are added and the result, and therefore output, is branch\_target. The alu\_control module inputs are alu\_op and opcode. The output is control. The ALU module has inputs read\_data1, mux\_out, and control. The outputs are alu\_result and zero. The final module is the ALU. This module has inputs control, read\_data1, and mux\_out. It's outputs are alu\_result and zero.

## 3 Design

iExecute is one unit with five internal modules. The modules are shifter (alu\_shifter), mux (alu\_mux), adder (branch\_adder),alu\_control (ex\_alu\_con), and ALU (ex\_alu). The following process applies to instructions with branch addressing. The iExecute uses the adder and shifter to left shift the sign extended address add the address with the current PC to provide the execute's branch target. Additionally, it uses the ALU control to determine the operations of the ALU. The ALU does arithmetic operations on its inputs and outputs the results as well as a flag which is 1 when the result is 0 and 0 otherwise. Overall, iExecute provides the current branch targeted address, a zero flag, and ALU operation results.

The datapath.v links the iExecute, iDecode, and iFetch modules. As described previously, the iDecode stage will process the outputted instruction from the Fetch stage. Similarly, iExecute engages the read\_data1, read\_data2, and iDecode's extended address target to output the current branch target address, ALU result, and zero flag.

## 4 Implementation

The following modules are part of the iExecute module.

The mux module is implemented using the ? operator. If the control signal is 0, mux\_out is set to a.in. If the control signal is 1, mux\_out is set to b.in. In the iExecute module, signals read\_data2, sign\_extended\_output, alu\_src, and mux\_out, correspond to signals a.in, b.in, control, and mux\_out of the mux module, respectively. In this way the control module from the iDecode stage can control which signal goes to the ALU module. The code can be found in Listing 8 on page 9.

The shifter module is implemented by left shifting the input (offset) by 2 using the << operator and assigning the result to "result". This is done inside an always@(\*) block (sequential logic) and therefore a non-blocking assignment is used. In this way the result is set at any change to offset. In the iExecute module, signals sign\_extended\_output and shift\_result, correspond to signals offset and result of the shifter module, respectively. The code can be found in Listing 3 on page 3.

The adder module is implemented using the + operator to add the inputs a\_in and b\_in. The result is assigned to add\_out using a continuous assignment. In the iExecute module, signals pc\_in, shift\_result, and branch\_target, correspond to signals a\_in, b\_in, and add\_out of the adder module, respectively. In this configuration the adder outputs the next address of the program counter by adding the current pc with the left shifted sign extended address. The code can be found in Listing 2 on page 3.

The alu\_control module was implemented using a case statement inside of an always@(\*) block. The case statement is constructed using the alu\_op signal as the switch variable and macros for the possible values of alu\_op as the cases. Each case sets the control\_bits to a specific 4-bit value using a non-blocking assignment. These values will control the operation of the ALU. The default case is the d-type control signal because this is a fast ALU operation. Because of the always block, the control\_bits signal will be set with any change to alu\_op or opcode. In the iExecute module the signals are named the same except control in corresponds to control\_bits in the alu\_control module. The code can be found in Listing 4 on page 4.

Like the alu\_control module, the ALU module is implemented using a case statement inside of an always@(\*) module. The case statement is constructed with control as the switch variable, and the control signals from the alu\_control module as the cases. The result signal is set in each of the case blocks using a non-blocking assignment. If the control signal is signal for an add instruction,

the result is the sum of data\_1 and data\_2. If the control signal is the signal for a conditional branch, the result is set to data\_2. The rest of the cases can be seen in Listing 5 on page 5. Lastly, the flag output signal is set to the result of the Boolean logic statement, (result==0). This means that flag is 1 if the result is 0, and 0 if the result is not 0. With this module the datapath can do the necessary mathematical operations on all of its signals. The code can be found in Listing 5 on page 5.

The iExecute module was implemented simply by instantiating each of the five modules above and connecting them as described above. This can be seen further in Listing 6 on page 6. This module completes the execute stage of the processor.

Listing 1: Verilog code for implementing the mux.

```
'include "definitions.vh"

module mux#(
    parameter SIZE=8)(
    input [SIZE-1:0] a_in,
    input [SIZE-1:0] b_in,
    input control,
    output [SIZE-1:0] mux_out
    );
    assign mux_out = control?b_in:a_in;
endmodule
```

Listing 2: Verilog code for implementing the adder.

```
'timescale 1ns / 1ps
'include "definitions.vh"

module adder(
    input [WORD-1:0] a_in,
    input [WORD-1:0] b_in,
    output [WORD-1:0] add_out
    );

assign add_out = a_in + b_in;
endmodule
```

Listing 3: Verilog code for implementing the shifter.

```
'include "definitions.vh"

module shifter (
```

```
input [WORD-1:0] offset ,
  output reg [WORD-1:0] result
  );

always @(*)begin
    result <= offset << 2;
  end
endmodule</pre>
```

Listing 4: Verilog code for implementing the ALU control.

```
'include "definitions.vh"
module alu_control(
    input [1:0] alu_op,
    input [10:0] opcode,
    output reg [3:0] control_bits
    );
    always @(*) begin
        case (alu_op)
        default: begin
            control_bits <= 4'b0010;
        end
        'ALUOp_DTYPE: begin
            control_bits \ll 4'b0010;
        end
        'ALUOp_RTYPE: begin
            control_bits[3] \ll 0;
            control_bits[2] \le opcode[9];
            control_bits[1] <= opcode[3];
            control_bits[0] \le opcode[8];
        end
        'ALUOp_BRANCH: begin
            control_bits <= 4'b0111;
        end
        endcase
    end
```

Listing 5: Verilog code for implementing the ALU.

```
'include "definitions.vh"
module ALU(
    input [WORD-1:0] data_1, data_2,
    input [3:0] control,
    output reg [WORD-1:0] result ,
    output reg flag
    );
    always @(*) begin
            case(control)
            default: begin
                 result \le data_1 \& data_2;
            end
             'alu_add: begin
                 result <= data_1 + data_2;
            end
             'alu_cbz: begin
                 result <= data_2;
            end
            'alu_and: begin
                  result <= data_1 & data_2;
            end
            'alu_orr: begin
                  result \le data_1 \mid data_2;
            end
             'alu_sub: begin
                  result \le data_1 - data_2;
            end
            endcase
        flag \ll (result = 0);
```

# end endmodule

Listing 6: Verilog code for implementing the iExecute module.

```
'include "definitions.vh"
module iExecute(
    input ['WORD-1:0] pc_in,
    input [WORD-1:0] read_data1,
    input [WORD-1:0] read_data2 ,
    input [WORD-1:0] sign_extended_output ,
    output [WORD-1:0] branch_target,
    output [WORD-1:0] alu_result,
    output zero,
    input [1:0] alu_op,
    input [10:0] opcode,
    input alu_src
    );
wire ['WORD-1:0] mux_out;
wire [WORD-1:0] shift_result;
wire [3:0] control;
mux#(WORD) alu_mux(
    .a_in(read_data2),
    .b_in(sign_extended_output),
    .control(alu_src),
    . mux_out ( mux_out )
    );
shifter alu_shifter (
    . offset (sign_extended_output),
    .result (shift_result)
    );
adder branch_adder (
    .a_{in}(pc_{in}),
    .b_in(shift_result),
    .add_out(branch_target)
    );
alu_control ex_alu_con(
    .alu_op(alu_op),
```

```
.opcode(opcode),
.control_bits(control)
);

ALU ex_alu(
    .data_1(read_data1),
    .data_2(mux_out),
    .control(control),
    .result(alu_result),
    .flag(zero)
);

endmodule
```

## 5 Test Bench Design

The iExecute test bench creates regs for all inputs and wires for all outputs. Zero and alu\_src are 1 bit, alu\_op is 2 bits, opcode is 11 bits, and all other signals are 64 bits. An iExecute module is instantiated. Values are set in the initial section every cycle (10ns). In the first cycle a value is set for all inputs.

The iExecute test bench underwent 14 operations each requiring either subtraction, addition, bit-wise OR, load, store, CBZ comparison, or branching operations. Before testing, our definitions included each operation as a separate macro for its specific instruction and instruction type. Each instruction has 11 bits, CBZ and B have non-applicable Xs for unnecessary bits. The three defined types, R-type, D-type, and Branch are two bit macros. Figure 1 demonstrates the header changes. The initial values for read\_data1 and read\_2 are 10 and 15. They are redefined after the ninth, twelfth, and thirteenth cycle to 15 and 15, 15 and 0, 15 and 15 respectively (since there is no write data signal). The connecting wires are associated with its three external pieces, branch target, zero, and ALU result.

Listing 7: Verilog code for testing the Execute stage.

```
'include "definitions.vh"

module iExecute(

input ['WORD-1:0] pc_in,
 input ['WORD-1:0] read_data1,
 input ['WORD-1:0] read_data2,
 input ['WORD-1:0] sign_extended_output,
 output ['WORD-1:0] branch_target,
 output ['WORD-1:0] alu_result,
 output zero,
```

```
input [1:0] alu_op,
    input [10:0] opcode,
    input alu_src
    );
wire [WORD-1:0] mux_out;
wire [WORD-1:0] shift_result;
wire [3:0] control;
mux#(WORD) alu_mux(
    .a_{in}(read_{data2}),
    .b_in(sign_extended_output),
    .control(alu_src),
    .mux_out(mux_out)
    );
shifter alu_shifter(
    . offset (sign_extended_output),
    .result (shift_result)
    );
adder branch_adder (
    .a_in(pc_in),
    .b_{in}(shift_{result}),
    .add_out(branch_target)
    );
alu_control ex_alu_con(
    .alu_op(alu_op),
    .opcode(opcode),
    .control_bits(control)
    );
ALU ex_alu(
    .data_1(read_data1),
    . data_2 (mux_out),
    . control (control),
    .result (alu_result),
    . flag (zero)
    );
endmodule
```

Datapath is the top hierarchy testbench for debugging and connecting stages together. iExecute is an additional stage to bridge towards a single completed ARM datapath. With the iExecute module implemented it now only needs

Figure 1: Updated Definitions Header.

initial values to start the program counter, as well as write\_data values to store alu results in the correct registers.

Listing 8: Verilog code for testing the Updated Datapath.

```
'include "definitions.vh"
module datapath;
  wire clk, read_clk, write_clk;
  reg rst;
  reg pc_src;
  reg [WORD-1:0] branch_target;
  reg [WORD-1:0] write_data;
  wire ['WORD-1:0] read_data1;
  wire ['WORD-1:0] read_data2;
  wire [WORD-1:0] incremented_pc;
  wire ['WORD-1:0] cur_pc;
  wire uncondbranch;
  wire branch;
  wire mem_read;
  wire mem_to_reg;
  wire [1:0] alu_op;
  wire mem_write;
  wire alu_src;
  wire ['WORD-1:0] ext_addr;
  wire ['INSTR_LEN-1:0] instruct;
  wire ['WORD-1:0] execute_branch_target;
  wire [WORD-1:0] alu_result;
  wire zero;
```

```
oscillator clk_gen(clk);
iFetch fetch (
. clk (clk),
.reset(rst),
.pc\_src(pc\_src),
.branch_target(branch_target),
.incremented_pc(incremented_pc),
.instruction(instruct), //The only wire that connects iFetch and iDecode
.cur_pc(cur_pc)
);
iDecode decode(
. clk(clk_plus_2),
.read_clk(clk_plus_3),
.write_clk(clk_plus_7),
.instr(instruct),
.write_data(write_data),
.read_data1(read_data1),
.read_data2(read_data2),
. uncondbranch (uncondbranch),
.branch (branch),
.mem_read(mem_read),
.mem_to_reg(mem_to_reg),
.alu_op(alu_op),
. mem_write ( mem_write ) ,
.alu_src(alu_src),
.ext_addr(ext_addr)
);
iExecute execute (
  .pc_{in}(cur_{pc}),
  .read_data1(read_data1),
  .read_data2(read_data2),
  . sign_extended_output(ext_addr),
  . branch_target (execute_branch_target),
  .alu_result (alu_result),
  .zero(zero),
  .alu_op(alu_op),
  .opcode(instruct[31:21]),
  .alu_src(alu_src)
 );
delay clk_delay_1 (
    .a(clk),
```

```
.a_delayed(clk_plus_1)
    );
    delay clk_delay_2 (
         .a(clk_plus_1),
         .a_delayed(clk_plus_2)
    );
    delay clk_delay_3 (
         .a(clk_plus_2),
        .a_delayed(clk_plus_3)
    );
        delay clk_delay_4 (
         .a(clk_plus_3),
         .a_delayed(clk_plus_4)
    );
    delay clk_delay_5 (
         .a(clk_plus_4),
         .a_delayed(clk_plus_5)
    );
    delay clk_delay_6 (
         .a(clk_plus_5),
         .a_delayed(clk_plus_6)
    );
        delay clk_delay_7 (
         .a(clk_plus_6),
         .a_delayed(clk_plus_7)
    );
initial
        begin
             // wait for the rising clock edge
             \#(\text{`CYCLE}/2);
             rst \ll 1;
             pc_src \le 0;
             branch_target <= 0;
             \#(\text{`CYCLE}/2);
             rst \ll 0;
             write_data <= 'WORD' d20;
             \#(\text{`CYCLE'});
             write_data <= 'WORD' d30; // Addition result
             \#(\text{`CYCLE});
```

```
write_data <= 'WORD' d0; // Subtraction Result
              \#(\text{`CYCLE'});
              write_data <= 'WORD' d0; // N/A
              #('CYCLE);
              write_data <= 'WORD' d0; // N/A
              \#(\text{`CYCLE'});
              write_data \le WORD'd0; // N/A
              #('CYCLE);
              write_data <= 'WORD' d0; // N/A
              \#(\text{`CYCLE'});
              write_data <= 'WORD' d0; // N/A
              \#(\text{`CYCLE'});
              write_data <= 'WORD' d30; // ORR result
              #('CYCLE);
              write_data <= 'WORD' d14; // Writing
         end
endmodule
```

### 6 Simulation

The timing diagrams in Figure 2 and 3 verify that iExecute stage is functioning properly within the datapath and has outputs corresponding to our expected results table Figure 4.

#### 7 Conclusions

The iExecute module and datapath testbench were created and updated. iExecute is our third stage that provides an updated brancg target, ALU results, and zero flag. Its input are the iDecode's wire connecting outputs. The iFetch, iDecode, and iExecute are linked in the datapath testbench. The testbench demonstrates the ARM's increments fetched at proper times and providing correctly executed results.

Figure 2: Timing diagram for iExecute module test.

| Name                       | Value       | 0 ns        | 10 ns       | 20 ns       | 30 ns       | 40 ns        | 50 ns        | 60 ns        | 70 ns        | 80 ns       | 90 ns       | 100 ns      |
|----------------------------|-------------|-------------|-------------|-------------|-------------|--------------|--------------|--------------|--------------|-------------|-------------|-------------|
| > M pc_in[63:0]            | 52          | 0           | ( 1         | 8           | 12          | 16           | 20           | 24           | 28           | 32          | 36          | 40          |
| > Mread_data1(63:0)        | 15          |             |             |             |             |              | 15           |              |              |             |             |             |
| > Mread_data2(63:0)        | 15          |             |             |             | 1           | 0            |              |              |              |             | 15          |             |
| sign_extended_output(63:0) | 520         |             |             |             |             |              | 520          |              |              |             |             |             |
| > W branch_target[63:0]    | 2132        | 2080        | 2084        | 2088        | 2092        | 2096         | 2100         | 2104         | 2108         | 2112        | 2116        | 2120        |
| > M alu_result(63:0)       | 535         | 25          | 5           | 10          | 16          | 2            | 8            |              |              | 30          | •           | 30          |
| Te zero                    | 0           |             |             |             |             |              |              |              |              |             |             |             |
| > Malu_op[1:0]             | 0           |             |             |             |             |              |              |              |              |             | 2           |             |
| > N opcode[10:0]           | 11111000010 | 10001011000 | 11001011000 | 10001010000 | 10101010000 | 111111000010 | 111111000000 | 101101000000 | 000101000000 | 10001011000 | 11001011000 | 10001011000 |
|                            |             |             |             |             |             |              |              |              |              |             |             |             |

Figure 3: Timing diagram for datapath module test.



Figure 4: Expected Results Table.

|                       | _  | _  |     |      |    |    |
|-----------------------|----|----|-----|------|----|----|
| execute_branch_target | -4 | 52 | 280 | -192 | x  | x  |
| zero                  | 1  | 0  | х   | х    | 0  | 0  |
| alu_result            | 0  | 20 | x   | х    | 30 | 14 |