# PHP/PHB/PHD55N03LTA

TrenchMOS™ Logic Level FET

Rev. 04 — 4 September 2002

**Product data** 

### 1. Description

N-channel logic level field-effect power transistor in a plastic package using TrenchMOS™ technology.

Product availability:

PHP55N03LTA in a SOT78 (TO-220AB)

PHB55N03LTA in a SOT404 (D2-PAK)

PHD55N03LTA in a SOT428 (D-PAK).

### 2. Features

- Low on-state resistance
- Fast switching.

### 3. Applications

■ Computer motherboard high frequency DC to DC converters.

## 4. Pinning information

Table 1: Pinning - SOT78, SOT404, SOT428 simplified outlines and symbol

| Pin | Description                              | Simplified outline |                              |                        | Symbol        |
|-----|------------------------------------------|--------------------|------------------------------|------------------------|---------------|
| 1   | gate (g)                                 | mb                 | mb                           | mb                     | d             |
| 2   | drain (d)                                | 1]                 |                              | []                     |               |
| 3   | source (s)                               |                    |                              |                        |               |
| mb  | mounting base,<br>connected to drain (d) | 1 2 3              | 1 3 MBK116                   | 1 3<br>Top view MBK091 | д<br>мвво76 s |
|     |                                          | SOT78 (TO-220AB)   | SOT404 (D <sup>2</sup> -PAK) | SOT428 (D-PAK)         |               |

<sup>[1]</sup> It is not possible to make connection to pin 2 of the SOT404 and SOT428 packages.





### 5. Quick reference data

Table 2: Quick reference data

| Symbol           | Parameter                        | Conditions                                                            | Тур | Max | Unit      |
|------------------|----------------------------------|-----------------------------------------------------------------------|-----|-----|-----------|
| $V_{DS}$         | drain-source voltage (DC)        | 25 °C ≤ T <sub>j</sub> ≤ 175 °C                                       | -   | 25  | V         |
| $I_D$            | drain current (DC)               | $T_{mb} = 25  ^{\circ}C;  V_{GS} = 5  V$                              | -   | 55  | Α         |
| P <sub>tot</sub> | total power dissipation          | $T_{mb} = 25  ^{\circ}C$                                              | -   | 85  | W         |
| Tj               | junction temperature             |                                                                       | -   | 175 | °C        |
| $R_{DSon}$       | drain-source on-state resistance | $V_{GS}$ = 10 V; $I_D$ = 25 A; $T_j$ = 25 °C                          | 11  | 14  | $m\Omega$ |
|                  |                                  | $V_{GS} = 5 \text{ V}; I_D = 25 \text{ A}; T_j = 25 ^{\circ}\text{C}$ | 15  | 18  | mΩ        |

# 6. Limiting values

### Table 3: Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol               | Parameter                                    | Conditions                                                                                                                              | Min | Max  | Unit |
|----------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|
| $V_{DS}$             | drain-source voltage (DC)                    | 25 °C ≤ T <sub>j</sub> ≤ 175 °C                                                                                                         | -   | 25   | V    |
| $V_{DGR}$            | drain-gate voltage (DC)                      | $25  ^{\circ}\text{C} \le \text{T}_{\text{j}} \le 175  ^{\circ}\text{C};  \text{R}_{\text{GS}} = 20  \text{k}\Omega$                    | -   | 25   | V    |
| I <sub>D</sub>       | drain current (DC)                           | $T_{mb}$ = 25 °C; $V_{GS}$ = 5 V; Figure 2 and 3                                                                                        | -   | 55   | Α    |
|                      |                                              | T <sub>mb</sub> = 100 °C; V <sub>GS</sub> = 5 V; Figure 2                                                                               | -   | 38   | Α    |
| $V_{GS}$             | gate-source voltage                          |                                                                                                                                         | -   | ±20  | V    |
| I <sub>DM</sub>      | peak drain current                           | $T_{mb}$ = 25 °C; pulsed; $t_p \le 10 \mu s$ ; Figure 3                                                                                 | -   | 220  | Α    |
| P <sub>tot</sub>     | total power dissipation                      | T <sub>mb</sub> = 25 °C; Figure 1                                                                                                       | -   | 85   | W    |
| T <sub>stg</sub>     | storage temperature                          |                                                                                                                                         | -55 | +175 | °C   |
| T <sub>j</sub>       | junction temperature                         |                                                                                                                                         | -55 | +175 | °C   |
| Source-o             | drain diode                                  |                                                                                                                                         |     |      |      |
| Is                   | source (diode forward) current (DC)          | T <sub>mb</sub> = 25 °C                                                                                                                 | -   | 55   | Α    |
| I <sub>SM</sub>      | peak source (diode forward) current          | $T_{mb}$ = 25 °C; pulsed; $t_p \le 10 \mu s$                                                                                            | -   | 220  | Α    |
| Avalance             | ne ruggedness                                |                                                                                                                                         |     |      |      |
| E <sub>DS(AL)S</sub> | non-repetitive drain-source avalanche energy | unclamped inductive load; $I_D$ = 25 A; $t_p$ = 0.1 ms; $V_{DD}$ = 15 V; $R_{GS}$ = 50 $\Omega$ ; $V_{GS}$ = 5V; starting $T_j$ = 25 °C | -   | 60   | mJ   |



$$P_{der} = \frac{P_{tot}}{P_{tot(25^{\circ}C)}} \times 100\%$$

Fig 1. Normalized total power dissipation as a function of mounting base temperature.



$$I_{der} = \frac{I_D}{I_{D(25^{\circ}C)}} \times 100\%$$

Fig 2. Normalized continuous drain current as a function of mounting base temperature.



 $T_{mb} = 25$  °C;  $I_{DM}$  is single pulse.

Fig 3. Safe operating area; continuous and peak drain currents as a function of drain-source voltage.

### 7. Thermal characteristics

**Table 4: Thermal characteristics** 

| Symbol         | Parameter                                         | Conditions                                 | Min | Тур | Max  | Unit |
|----------------|---------------------------------------------------|--------------------------------------------|-----|-----|------|------|
| $R_{th(j-mb)}$ | thermal resistance from junction to mounting base | Figure 4                                   | -   | -   | 1.75 | K/W  |
| $R_{th(j-a)}$  | thermal resistance from junction to ambient       |                                            |     |     |      |      |
|                | SOT78                                             | vertical in still air                      | -   | 60  | -    | K/W  |
|                | SOT428                                            | SOT428 minimum footprint; mounted on a PCB | -   | 75  | -    | K/W  |
|                | SOT404 and SOT428                                 | SOT404 minimum footprint; mounted on a PCB | -   | 50  | -    | K/W  |

### 7.1 Transient thermal impedance



Fig 4. Transient thermal impedance from junction to mounting base as a function of pulse duration.

### 8. Characteristics

**Table 5: Characteristics** 

 $T_i = 25 \,^{\circ}C$  unless otherwise specified.

| Symbol              | Parameter                            | Conditions                                                                      | Min | Тур  | Max  | Unit      |
|---------------------|--------------------------------------|---------------------------------------------------------------------------------|-----|------|------|-----------|
| Static ch           | naracteristics                       |                                                                                 |     |      |      |           |
| $V_{(BR)DSS}$       | drain-source breakdown voltage       | $I_D = 0.25 \text{ mA}; V_{GS} = 0 \text{ V}$                                   |     |      |      |           |
|                     |                                      | T <sub>j</sub> = 25 °C                                                          | 25  | -    | -    | V         |
|                     |                                      | $T_j = -55 ^{\circ}\text{C}$                                                    | 22  | -    | -    | V         |
| V <sub>GS(th)</sub> | gate-source threshold voltage        | I <sub>D</sub> = 1 mA; V <sub>DS</sub> = V <sub>GS</sub> ; Figure 9             |     |      |      |           |
|                     |                                      | T <sub>j</sub> = 25 °C                                                          | 1   | 1.5  | 2    | V         |
|                     |                                      | T <sub>j</sub> = 175 °C                                                         | 0.5 | -    | -    | V         |
|                     |                                      | $T_j = -55 ^{\circ}\text{C}$                                                    | -   | -    | 2.3  | V         |
| I <sub>DSS</sub>    | drain-source leakage current         | V <sub>DS</sub> = 25 V; V <sub>GS</sub> = 0 V                                   |     |      |      |           |
|                     |                                      | T <sub>j</sub> = 25 °C                                                          | -   | 0.05 | 10   | μΑ        |
|                     |                                      | T <sub>j</sub> = 175 °C                                                         | -   | -    | 500  | μΑ        |
| I <sub>GSS</sub>    | gate-source leakage current          | $V_{GS} = \pm 5 \text{ V}; V_{DS} = 0 \text{ V}$                                | -   | 10   | 100  | nΑ        |
| R <sub>DSon</sub>   | drain-source on-state resistance     | $V_{GS} = 5 \text{ V}$ ; $I_D = 25 \text{ A}$ ; Figure 7 and 8                  |     |      |      |           |
|                     |                                      | T <sub>j</sub> = 25 °C                                                          | -   | 15   | 18   | $m\Omega$ |
|                     |                                      | T <sub>j</sub> = 175 °C                                                         | -   | 25.5 | 30.6 | $m\Omega$ |
|                     |                                      | V <sub>GS</sub> = 10 V; I <sub>D</sub> = 25 A                                   |     |      |      |           |
|                     |                                      | T <sub>j</sub> = 25 °C                                                          | -   | 11   | 14   | $m\Omega$ |
| Dynamic             | characteristics                      |                                                                                 |     |      |      |           |
| 9 <sub>fs</sub>     | forward transconductance             | $V_{DS} = 25 \text{ V}; I_D = 25 \text{ A}$                                     | -   | 32   | -    | S         |
| Q <sub>g(tot)</sub> | total gate charge                    | I <sub>D</sub> = 55 A; V <sub>DD</sub> = 15 V; V <sub>GS</sub> = 5 V; Figure 13 | -   | 20   | -    | nC        |
| Q <sub>gs</sub>     | gate-source charge                   | _                                                                               | -   | 8    | -    | nC        |
| $Q_{gd}$            | gate-drain (Miller) charge           | _                                                                               | -   | 7    | -    | nC        |
| C <sub>iss</sub>    | input capacitance                    | V <sub>GS</sub> = 0 V; V <sub>DS</sub> = 25 V; f = 1 MHz; Figure 11             | -   | 950  | -    | pF        |
| C <sub>oss</sub>    | output capacitance                   | _                                                                               | -   | 340  | -    | pF        |
| C <sub>rss</sub>    | reverse transfer capacitance         | _                                                                               | -   | 230  | -    | pF        |
| t <sub>d(on)</sub>  | turn-on delay time                   | $V_{DD}$ = 15 V; $I_{D}$ = 55 A; $V_{GS}$ = 10 V; $R_{G}$ = 5 $\Omega$          | -   | 8    | 15   | ns        |
| t <sub>r</sub>      | rise time                            | -                                                                               | -   | 45   | 80   | ns        |
| t <sub>d(off)</sub> | turn-off delay time                  | -                                                                               |     | 45   | 80   | ns        |
| t <sub>f</sub>      | fall time                            | -                                                                               | -   | 40   | 60   | ns        |
| Source-o            | drain diode                          |                                                                                 |     |      |      |           |
| $V_{SD}$            | source-drain (diode forward) voltage | I <sub>S</sub> = 25 A; V <sub>GS</sub> = 0 V; Figure 12                         | -   | 0.95 | 1.2  | V         |
|                     |                                      | I <sub>S</sub> = 55 A; V <sub>GS</sub> = 0 V                                    | -   | 1.2  | -    | V         |



Fig 5. Output characteristics: drain current as a function of drain-source voltage; typical values.



Fig 7. Drain-source on-state resistance as a function of drain current; typical values.



 $T_i$  = 25 °C and 175 °C;  $V_{DS} > I_D \times R_{DSon}$ 

Fig 6. Transfer characteristics: drain current as a function of gate-source voltage; typical values.



$$a = \frac{R_{DSon}}{R_{DSon(25^{\circ}C)}}$$

Fig 8. Normalized drain-source on-state resistance factor as a function of junction temperature.

T<sub>i</sub> = 25 °C



 $I_D = 1 \text{ mA}; V_{DS} = V_{GS}$ 

Fig 9. Gate-source threshold voltage as a function of junction temperature.



 $T_i = 25 \, ^{\circ}C; \, V_{DS} = 5 \, V$ 

Fig 10. Sub-threshold drain current as a function of gate-source voltage.



 $V_{GS} = 0 V$ ; f = 1 MHz

Fig 11. Input, output and reverse transfer capacitances as a function of drain-source voltage; typical values.



 $T_i$  = 25 °C and 175 °C;  $V_{GS}$  = 0 V

Fig 12. Source (diode forward) current as a function of source-drain (diode forward) voltage; typical values.



 $I_D = 55 \text{ A}; V_{DD} = 15 \text{ V}$ 

Fig 13. Gate-source voltage as a function of gate charge; typical values.

## 9. Package outline

Plastic single-ended package; heatsink mounted; 1 mounting hole; 3-lead TO-220AB

SOT78



### DIMENSIONS (mm are the original dimensions)

| UNIT | A          | A <sub>1</sub> | b          | b <sub>1</sub> | C          | D            | D <sub>1</sub> | E           | е    | L            | L <sub>1</sub> <sup>(1)</sup> | L <sub>2</sub><br>max. | р          | q          | Q          |
|------|------------|----------------|------------|----------------|------------|--------------|----------------|-------------|------|--------------|-------------------------------|------------------------|------------|------------|------------|
| mm   | 4.5<br>4.1 | 1.39<br>1.27   | 0.9<br>0.7 | 1.3<br>1.0     | 0.7<br>0.4 | 15.8<br>15.2 | 6.4<br>5.9     | 10.3<br>9.7 | 2.54 | 15.0<br>13.5 | 3.30<br>2.79                  | 3.0                    | 3.8<br>3.6 | 3.0<br>2.7 | 2.6<br>2.2 |

#### Note

1. Terminals in this zone are not tinned.

| OUTLINE |     | REFER           | EUROPEAN | ISSUE DATE |            |                                 |
|---------|-----|-----------------|----------|------------|------------|---------------------------------|
| VERSION | IEC | JEDEC           | EIAJ     |            | PROJECTION | ISSUE DATE                      |
| SOT78   |     | 3-lead TO-220AB | SC-46    |            |            | <del>00-09-07</del><br>01-02-16 |

Fig 14. SOT78 (TO-220AB).

# Plastic single-ended surface mounted package (Philips version of D<sup>2</sup>-PAK); 3 leads (one lead cropped)

**SOT404** 



# VERSION IEC JEDEC EIAJ PROJECTION ISSUE DATE SOT404 SOT404 PROJECTION 99-06-2501-02-12

Fig 15. SOT404 (D<sup>2</sup>-PAK)

# Plastic single-ended surface mounted package (Philips version of D-PAK); 3 leads (one lead cropped)

**SOT428** 



Fig 16. SOT428 (D-PAK)

## 10. Revision history

### Table 6: Revision history

| Rev | Date     | CPCN | Description                                                                                  |
|-----|----------|------|----------------------------------------------------------------------------------------------|
| 04  | 20020904 | -    | Product data (9397 750 10143)                                                                |
|     |          |      | Modifications:                                                                               |
|     |          |      | Changes to Table 3 "Limiting values"                                                         |
|     |          |      | <ul> <li>E<sub>DS(AL)S</sub> correction of typographical error in test conditions</li> </ul> |
|     |          |      | <ul> <li>I<sub>DS(AL)S</sub> entry removed</li> </ul>                                        |
| 03  | 20020221 | -    | Product data (9397 750 09288)                                                                |
| 02  | 20010801 | -    | Product data (9397 750 08642)                                                                |
| 01  | 20010330 | -    | Product data (9397 750 08149)                                                                |

### 11. Data sheet status

| Data sheet status <sup>[1]</sup> | Product status <sup>[2]</sup> | Definition                                                                                                                                                                                                                                                                                                             |
|----------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective data                   | Development                   | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                                            |
| Preliminary data                 | Qualification                 | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.                                     |
| Product data                     | Production                    | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Changes will be communicated according to the Customer Product/Process Change Notification (CPCN) procedure SNW-SQ-650A. |

- [1] Please consult the most recently issued data sheet before initiating or completing a design.
- [2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

### 12. Definitions

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

**Limiting values definition** — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

### 13. Disclaimers

**Life support** — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

### 14. Trademarks

TrenchMOS — is a trademark of Koninklijke Philips Electronics N.V.

### **Contact information**

For additional information, please visit http://www.semiconductors.philips.com.
For sales office addresses, send e-mail to: sales.addresses@www.semiconductors.philips.com.

Fax: +31 40 27 24825

### **Philips Semiconductors**

## PHP/PHB/PHD55N03LTA

**TrenchMOS™ Logic Level FET** 

### **Contents**

| 1   | Description                 |
|-----|-----------------------------|
| 2   | Features                    |
| 3   | Applications                |
| 4   | Pinning information         |
| 5   | Quick reference data        |
| 6   | Limiting values             |
| 7   | Thermal characteristics     |
| 7.1 | Transient thermal impedance |
| 8   | Characteristics             |
| 9   | Package outline             |
| 10  | Revision history            |
| 11  | Data sheet status           |
| 12  | <b>Definitions</b>          |
| 13  | Disclaimers                 |
| 14  | Trademarks 13               |

### © Koninklijke Philips Electronics N.V. 2002. **Printed in The Netherlands**

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Date of release: 4 September 2002

Document order number: 9397 750 10143

