# **Assignment 1**

Name - Gwen McArdle

Student number - 18322248

Name of assignment – Mini Arithmetic Logic Unit

Date of submission – 17/11/2020

"I have read and I understand the plagiarism provisions in the General Regulations of the University Calendar for the current year, found at <a href="http://www.tcd.ie/calendar">http://www.tcd.ie/calendar</a>.

I have also completed the Online Tutorial on avoiding plagiarism 'Ready Steady Write', located at <a href="http://tcd-ie.libguides.com/plagiarism/ready-steady-write.">http://tcd-ie.libguides.com/plagiarism/ready-steady-write</a>."

Signed – Gwen McArdle

#### Aim

At the completion of this lab, I will have designed an ALU that allows the user chose between the following operations:

| fxn | X[5:0]                                             |
|-----|----------------------------------------------------|
| 000 | Α                                                  |
| 001 | В                                                  |
| 010 | -A                                                 |
| 011 | -В                                                 |
| 100 | A <b (is="" a="" b)<="" less="" td="" than=""></b> |
| 101 | (A nxor B) (Bitwise XNOR)                          |
| 110 | A+B                                                |
| 111 | А-В                                                |

I will have used previously written, and new Verilog modules. I will have implemented the correct constraints and I will run the code on the FPGA boards. The switches provide 2's complement digits as inputs as well as the function choice input. The LEDs show the output in 2's complement.

#### Method

I designed a system, in which the inputs came from the switches and the outputs went to the LEDs via "Inputs\_outputs" when using the board. When testing, the inputs came from "testbench", and the outputs were shown in the waveform.

"alu\_module" controls which operation's outputs are displayed on the LEDs. It implements "six\_adder", "twos\_compliment\_less" and "bitwise\_xnor". "six\_adder" did not need any changes from Lab C.

"twos\_compliment\_less" is a module that adjusts it's inputs so they are in the correct form to implement "eight\_bit\_comparator". The inputs and outputs are also adjusted to accommodate the fact that the inputs are in two's compliment. I decided to add this module instead of making big changes to the comparator, because I wanted to preserve the original function of the comparator.

Even still, the "eight\_bit\_comparator" had to be adjusted slightly so that it returned whether or not they were greater or equal separately, this was necessary as the module is being used in two's complement so positive and negative numbers had to be dealt with differently.

I wrote a simple module "bitwise\_xnor" which implemented one\_bit\_equal (known as eq1 when provided).

The hierarchy is shown in the following screenshots:







#### **Results**

This waveform shows results when fxn = 000. The output should be input 1, which is the case.



This waveform shows results when fxn = 001. The output should be input 2, which is the case.



This waveform shows results when fxn = 010. The output should be the inverse of input 1, which is the case.



This waveform shows results when fxn = 011. The output should be the inverse of input 2, which is the case.



This waveform shows results when fxn = 100. The output should be 1 if input 1 is less than input 2, which is the case.



This waveform shows results when fxn = 101. Each bit of the output should be 1 if the corresponding bits from input 1 and input 2 are equal, which is the case.



This waveform shows results when fxn = 110. The output should be the sum of input 1 and input 2, which is the case.



This waveform shows results when fxn = 111. The output should be input 1 minus input 2, which is the case.



Note: In the submitted file, all of these are in the same waveform, each column is the same function.

### Instructions for demonstration

In order to demo my ALU:

- 1. The submitted code uses the module "inputs\_outputs" in the file main to control the system.
- 2. Generate the bitstream and program the device.
- 3. Use switches 10-15 for input 1 (A).
- 4. Use switches 6-8 for choose the function (fxn).
- 5. Use switches 0-5 for input 2 (B).
- 6. In the case that you want to run the testbench, disable "main", enable "testbench" and run the simulation.

#### **Discussion of tests**

The mini ALU is quite effective at meeting the aims of this assignment. Each function was strategically tested, so that any errors could be identified.

fxn = 000, was tested with inputs A and B, such that it tested whether it outputted A when there was a conflicting input from B, and when there was a matching input from B. For each combination of inputs the A was always outputted. Therefore, no limitations were identified when fxn = 000.

fxn = 001, was tested with the same inputs as fxn = 000, as the function was largely the same, except this time B was outputted. This test was passed for each combination of inputs.

The same inputs were used to test fxn = 010 and fxn = 011. Again, these functions are quite similar to the first two. However, these functions must also be checked for how they handle inputs that yield a carry when they are converted to a negative two's compliment number. Both functions, gave the correct outputs for each test.

fxn = 100 had slightly different test vectors. "twos\_compliment\_less" has multiple cases. Firstly when the MSB of A is 0 and the MSB of B is 1, the output should be one because negative numbers are always less than positive numbers, this test was passed. When the MSB of A is 1 and the MSB of B is 0, the opposite should be true, the module was also successful when given these inputs. However, when the MSB of each input is equal, bits 0 to 4 of the two inputs must be compared. If they are positive numbers then 1 should be outputted if A is not greater than nor equal to B. These tests were passed. If they are negative numbers then 1 should be outputted if A is greater than and not equal to B. Unfortunately, when tested with two equal negative numbers, 1 was outputted. This is not included in the waveform as it was tested with the switches.

fxn = 101 and fxn = 111 were tested with a variety of inputs, including those that should yield carry and overflow. Both of these functions gave the correct results for each test.

The following pages include screenshots of the testbench, but additional testing was undertaken using the switches on the board.

#### testbench.v

\$100

C/dsd\_files/assignment1\_2/assignment1\_2.srcs/sources\_1/new/testbench/v

```
Q W - - X B R X // M 0
            timescale Ins / 1ps
                 The person impose and outputs are declared to be terred,
eng [5:0] test_00, test_s1, test_s2, test_s3)
eng [5:0] test_y0, test_y1, test_y2, test_y2;
eng [5:0] test_fan0, test_fan1, test_fan2, test_fan3;
whre [5:0] test_newer0, test_newex1, test_newex2, test_newex2;
wise test_carry0, test_carry1, test_carry1, test_carry2;
who test_carry0, test_carry1, test_carry2, test_carry2;
alu module t0 (.x(test_x0), .y(test_y0), .fxn(test_fxn0), .ansecr(test_ansecr0), .carry(test_carry0), .o flow(test_overflow0));
alu_module t1 (.x(test_x0), .y(test_y1), .fxn(test_fxn1), .ansecr(test_ansecr1), .oarry(test_carry1), .o_flow(test_overflow1));
alu_module t3 (.x(test_x0), .y(test_y2), .fxn(test_fxn3), .ansecr(test_ansecr2), .oarry(test_carry2), .o_flow(test_overflow3));
alu_module t3 (.x(test_x1), .y(test_y2), .fxn(test_fxn3), .ansecr(test_ansecr3), .carry(test_carry2), .o_flow(test_overflow3)));
                   //test 4 0
test_fxs0 = 3'b:000/
test_s0 = 6'b:00000/
test_y0 = 6'b:000000/
 日本 日本日本
                    test_fani = 3'b000;
test_si = 6'b000000;
test_yi = 6'billill;
 20
20
21
22
23
24
20
24
25
27
27
47
47
47
                    test_fen2 = 3'bi00;
test_s2 = 6'bi11111;
test_s2 = 6'bi11111;
                    test_fanl = 3'micol)
test_s2 = 6'micoling
test_s2 = 6'micoling
                    1100
                   //test # 0
test_Ear0 = 3'b501;
test_W0 = 6'b111111;
test_W0 = 6'b000000/
 12
 45
                   test_fan1 = 3'h001;
test_k1 = 6"bongoog;
test_y1 = 6"billill;
 42
 40
 45
                     test_fxn2 = 3'b001;
                    test_w2 = 6'81111111;
test_w2 = 6'81111111;
 53
 34
                    test fan3 = 3'bddir
                     test_x3 = 6"b101010;
test_y3 = 6"b101010;
 22
 60
                    test_fmn0 = 3'b010;
tmst_x0 = 6'b111111;
test_y0 = 6'b000000;
 61
 62
 64
 63
                     test_fxn1 = 375010;
44
                   test_v1 = 6"b000000/
test_v1 = 6"b111111/
 E0
                    test_fan2 = 3'b010;
test_x2 = 6'b111111;
test_y2 = 6'b111111;
 69
 72
                     test_fxn3 = 3'b010;
test_x3 = 6'b101010;
test_y3 = 6'b101010;
74
```

```
//hers # #
test_fam0 = $'b011;
test_m0 = 6'b11111;
test_p0 = 6'b000000;
                    test_fan1 = 8'b011,
test_s1 = 6'b000000,
test_s1 = 6'b111111,
                    test_fan2 = 3'b011;
test_s2 = 6'b111111;
test_y2 = 6'b111111;
                   test_fan3 = 3'bdll;
test_x3 = 6'bininlb;
test_x3 = 6'bininlb;
$100
                   //test 2 0
test_fen0 = 3*b100;
test_m0 = 6*b11111;
test_p0 = 6*b11111;
                   test_fanl = 1'b100;
test_xl = 6'b300000;
test_yl = 6'b100000;
101
104
                    test_fen2 = 3'b100;
test_s2 = 6'b11110;
test_y2 = 6'b111111;
206
206
207
209
                   test_fan3 = 3'b100;
test_m3 = 6'b11111;
test_m3 = 6'b111110;
#100
112
113
114
                     test_fxn0 = 3'b101;
test_x0 = 6'b000111;
test_y0 = 6'b111000;
115
                     test_fmni = 3°6101;
test_m1 = 6°5000000;
test_m1 = 6°5000000;
120
121
                      test_fxn2 = 3'blilly
                     test_y2 = 6'bili000;
test_y2 = 6'b000111;
                     test_fxp3 = 3'b01011;
test_x3 = 6'b010111;
test_y3 = 6'b011110;
127
127
                      $100
                      7/2935 B D
                     test_fxn0 = 3'b110;
test_s0 = 6'b0101010;
test_y0 = 6'b101010;
134
136
                      test_fxnl = I'hilor
                     test_x1 = 6'b000011;
test_y1 = 6'b100111;
140
                     test_fan2 = 3'b110;
test_s2 = 6'b111110;
test_y2 = 6'b110111;
141
143
144
                      test_fxn3 = 3'h110;
                     test_k3 = 6.polilool
test_k3 = 6.polilool
146
141
                      $100
149
                      //sess # 0
                     test_fxn0 = 3'bill;
test_s0 = 6'billill;
test_y0 = 6'b011111;
154
355
                     test_faml = 3'blil;
test_x1 = 6'boncoc;
test_y1 = 6'bincocc;
156
                     test_fxn2 = 3'hill;
test_x2 = 6'blllll0;
text_y2 = 6'bllplll;
160
141
                     test_fan3 = 3'bill;
test_x3 = 6'billill;
test_y3 = 6'billilly
$100
161
144
                      Satopy
                      end
173 endwodule
```

## Appendices

The following reports have previously been submitted:

LabA\_mcardleg.pdf

LabB\_mcardleg.pdf

LabC\_mcardleg.pdf