## MCB32 APP Anwendung GPIO mit MCB32



## MCB32 - Embedded Programmierung

Version: 1722.00

Bitte beachten. Diese Unterlagen können ohne Vorankündigung jederzeit angepasst, verbessert und erweitert werden. Wir bitten Sie Wünsche und auch Fehler zu melden. (info@mcb32.ch)



## 1 Inhaltsverzeichnis

| 1   | Inhaltsverzeichnis                            | 2  |
|-----|-----------------------------------------------|----|
| 3   | Einleitung Beschreibung Port GPIOA GPIOE      | :  |
| 3.1 | Struktur eines GPIO Pins [1], [2]             |    |
| 4   | Hardware auf dem Board                        | 8  |
| 4.1 | Schaltung / Circuit LED Display               | 8  |
| 4.2 | Port PA Pin 07                                | 9  |
| 4.3 | Anhang Anschlüsse am µC-Board MCB32           | 10 |
| 5   | Anhang Übersicht Board                        | 12 |
| 5.1 | Tabelle mit Beschreibung der MCB32-Funktionen | 12 |
| В   | Anhang Literaturverzeichnis und Links         | 14 |
| 9   | Anhang Wichtige Dokumente                     | 14 |
| 10  | Anhang "STM 32 REF Manual" Auszug GPIO        | 16 |



### 3 Einleitung Beschreibung Port GPIOA ... GPIOE

Der Mikrocontroller STM32F107VC verfügt über 5 IO-Ports mit 16Bits. Aber aufgepasst. Jeder Pin kann mehr als eine Funktion übernehmen. Das führt dazu, dass viele der Pins für die interne Hardwarestruktur verdrahtet sind und je nach Anwendung dann nicht mehr zur Verfügung stehen. Beispiel: wenn die SD-Karte im Einsatz ist, sind einige Pins von Port A dafür gebraucht worden und stehen dem Nutzer nicht mehr zur Verfügung.

### 3.1 Struktur eines GPIO Pins [1], [2]

Da wird es nun interessant. Wie bekannt haben heutige MCU auf jedem Pin mehrere Funktionen. Wenn wir nun aber nur die GPIO (General Purpose Input Output) ansehen stehen wir einer komplexen Hardware gegenüber.

### 1. Struktur eines Port Pins (x= A ... E) [1]

Das folgende Blockschema [1] zeigt nun einen Port Pin mit seiner komplexen Schaltung. Die Funktion des Pins wird über die unten beschriebenen Registersätze ausgewählt resp. muss entsprechend programmiert werden. Die Library (CMSIS = Cortex Mikrocontroller Software Interface Standard) unterstützt den Benutzer aber mit entsprechenden Funktionen. [3]



Abbildung 1: Basic structure of a five-volt tolerant I/O port bit.

Jeder Pin kann unabhängig über die Portregister individuell konfiguriert werden.:

- Input floating
- Input pull-up
- Input pull-down
- Analog Input

- Output open-drain
- Output push-pull
- Alternate function push-pull (siehe Abb. 1)
- Alternate function open-drain (siehe Abb. 1)



In [4, p. 159ff] ist die Programmierung der Port im Detail beschrieben. Die folgende Tabelle ist wichtig um zu verstehen, wie die Eingänge und Ausgänge bezüglich Widerstand und Open-Drain in Abbildung 1 zu programmieren sind.

Im markierten Beispiel erhält ein Input einen Pull-Up oder Pull-Down Widerstand. Die Register CNF1 und CNF0 sind 1 und 0. Mode ist 00 infolge der Input-Programmierung. Via das ODR-Register kommt die Information ob der Pull-Up- oder Pull-Down Widerstand eingeschaltet ist. Siehe folgende

| Table 20. Port bit configuration table |                 |        |        |          |         |                   |              |
|----------------------------------------|-----------------|--------|--------|----------|---------|-------------------|--------------|
|                                        |                 | CNFy   | [1:0]  | MODE     | y[1:0]  |                   |              |
| Configuration mode                     |                 | CNF[1] | CNF[0] | MODE[1]  | MODE[0] | PxODR<br>register | →<br>}       |
| General purpose output                 | Push-pull       |        | 0      | 01<br>10 |         | 0 or 1            |              |
|                                        | Open-drain      | 0      | 1      |          |         | 0 or 1            |              |
| Alternate Function output              | Push-pull       | 1      | 0      | 11       |         | don't care        |              |
| Alternate Function output              | Open-drain      | 1      | 1      | see Ta   | ble 21. | don't care        |              |
|                                        | Analog          | 0      | 0      |          |         | don't care        |              |
| Innut                                  | Input floating  | 0      | 1      | _        |         | don't care        |              |
| Input                                  | Input pull-down | _      | 0      | 00       |         | 0 ←               | $\downarrow$ |
|                                        | Input pull-up   | 1      | 0      |          |         | 1 ←               |              |

Abbildung 2 (Table 20. Port Bit configuration table)

Zu beachten ist die Konfiguration des ODR Registers. Dort wird definiert ob der Pull-Up- oder der Pull-Down Widerstand eingeschaltet wird.



### Beispiel mit einfachem Setup:

Aufgabe:

An Port A Bit 0...7 ist eine Schalterbox angeschlossen. Diese Schalter sollen an den LEDs an Port E Bit 8...15 angezeigt werden.

Die Ports sollen gemäss Datenblatt programmiert werden. Siehe dazu [4, p. 171] (1128).

Als Idee schreiben wir zuerst eine Init Sequenz oder in unserem Fall eine lokale "system init-Funktion" in welcher das Setup der Ports vorgenommen wird.

**Achtung**: jeder Port benötigt einen eigenen Clock. Dieser Clock muss zuerst programmiert werden. [4, p. 112]. Ohne Clock liefern die Ports keine Antwort.

Also: wir müssen den Clock von Port A und Port E einschalten.

RCC-> APB2EN |= 1<<2; schaltet den Clock Port A ein. usw.</p>

Im Manual sieht das wie folgt aus: bei wird das Bit gesetzt und dadurch der Port A eingeschaltet. Bei (2) das Gleiche für Port E.

### Low-, medium-, high- and XL-density reset and clock control (RCC)

| 31         | 30           | 29         | 28         | 27         | 26         | 25         | 24         | 23         | 22         | 21          | 20          | 19         | 18         | 17       | 16         |
|------------|--------------|------------|------------|------------|------------|------------|------------|------------|------------|-------------|-------------|------------|------------|----------|------------|
|            |              |            |            | Res        | erved      |            |            |            |            | TIM11<br>EN | TIM10<br>EN | TIM9<br>EN |            | Reserved | ı          |
|            |              |            |            |            |            |            |            |            |            | rw          | rw          | rw         |            |          |            |
| 15         | 14           | 13         | 12         | 11         | 10         | 9          | 8          | 7          | 6          | 5           | 4           | 3          | 2          | 1        | 0          |
| ADC3<br>EN | USART<br>1EN | TIM8<br>EN | SPI1<br>EN | TIM1<br>EN | ADC2<br>EN | ADC1<br>EN | IOPG<br>EN | IOPF<br>EN | IOPE<br>EN | IOPD<br>EN  | IOPC<br>EN  | IOPB<br>EN | IOPA<br>EN | Res.     | AFIO<br>EN |
| rw         | rw           | rw         | rw         | rw         | rw         | rw         | rw         | rw         | rw         | rw          | rw          | rw         | rw         |          | rw         |
|            |              | ·          |            |            |            |            |            |            | 2          |             |             |            | 1          |          |            |

### Lösung:

Der Code für unser "system\_init" sieht dann wie folgt aus.

Die beiden ersten Zeilen [1..2] sind nun klar. In der Zeile [3] sagen wir der Logik, dass Port A im Bereich von Bit 0...7 Eingang sein soll. [4, p. 171]. Der folgende Ausschnitt zeigt die gesetzten Bits im "Port configuration register low (GPIOx\_CRL) (x=A..G)"

Auf der nächsten Seite sind die Bits des "Port configuration Registers" näher erklärt.



| GP  | IOA -> | CRL = | 0×88    | 88888 | 3;     |      |        |     |        |      |        |      |        |      |         |
|-----|--------|-------|---------|-------|--------|------|--------|-----|--------|------|--------|------|--------|------|---------|
| 31  | 30     | 29    | 28      | 27    | 26     | 25   | 24     | 23  | 22     | 21   | 20     | 19   | 18     | 17   | 16      |
| CNF | 7[1:0] | MODE  | E7[1:0] | CNF   | 6[1:0] | MODE | 6[1:0] | CNF | 5[1:0] | MODE | 5[1:0] | CNF4 | 4[1:0] | MODE | 4[1:0]  |
| rw  | rw     | rw    | rw      | rw    | rw     | rw   | rw     | rw  | rw     | rw   | rw     | rw   | rw     | rw   | rw      |
| 15  | 14     | 13    | 12      | 11    | 10     | 9    | 8      | 7   | 6      | 5    | 4      | 3    | 2      | 1    | 0       |
| CNF | 3[1:0] | MODE  | E3[1:0] | CNF   | 2[1:0] | MODE | 2[1:0] | CNF | 1[1:0] | MODE | 1[1:0] | CNF  | 0[1:0] | MODE | E0[1:0] |
| ΓW  | rw     | rw    | rw      | rw    | rw     | rw   | rw     | rw  | rw     | rw   | rw     | rw   | rw     | rw   | rw      |

Bits 31:30, 27:26, **CNFy[1:0]:** Port x configuration bits (y= 0 .. 7)

23:22, 19:18, 15:14, 11:10, 7:6, 3:2 These bits are written by software to configure the corresponding I/O port. Refer to *Table 20*:

### In input mode (MODE[1:0]=00):

00: Analog mode

01: Floating input (reset state)

10: Input with pull-up / pull-down

11: Reserved

### In output mode (MODE[1:0] > 00):

00: General purpose output push-pull

01: General purpose output Open-drain

10: Alternate function output Push-pull

11: Alternate function output Open-drain

## Lösung ff:

Bits 29:28, 25:24, **MODEy[1:0]:** Port x mode bits (y= 0 .. 7)

21:20, 17:16, 13:12, 9:8, 5:4, 1:0

These bits are written by software to configure the corresponding I/O port. Refer to *Table 20*:

00: Input mode (reset state)

01: Output mode, max speed 10 MHz.

10: Output mode, max speed 2 MHz.

11: Output mode, max speed 50 MHz.

Mit dem Befehl "GPIOA ->ODR = 0x00FF" wird der Eingang mit einem Pull-UP Widerstand beschaltet. ODRx=0 bewirkt PullDown und ODRx=1 PullUp.

Die einzelnen Bits und ihre Bedeutung sind oben über die Portx-configuration Bits CNFy[1:0] und die Port mode Bits MODEy[1:0] genauer spezifiziert.

Siehe auch Tabelle 20 in diesem Dokument. Diese Tabelle fasst die Zusammenhänge übersichtlich zusammen.

Das hier gesagte gilt auch für das High-Register via GPIOx-> CRH. Siehe unten.

Nun müssen wir noch dem Port E sagen, dass er im Output Modus mit 10MHz Clock und PushPull arbeiten soll. [4, p. 172]

| GPIC | )E ->C  | RH = ( | )x1111  | 1111 | ;      |      |         |      |        |      |         |      |        |      |         |
|------|---------|--------|---------|------|--------|------|---------|------|--------|------|---------|------|--------|------|---------|
| 31   | 30      | 29     | 28      | 27   | 26     | 25   | 24      | 23   | 22     | 21   | 20      | 19   | 18     | 17   | 16      |
| CNF1 | 5[1:0]  | MODE   | 15[1:0] | CNF1 | 4[1:0] | MODE | 14[1:0] | CNF1 | 3[1:0] | MODE | 13[1:0] | CNF1 | 2[1:0] | MODE | 12[1:0] |
| rw   | rw      | rw     | rw      | rw   | rw     | rw   | rw      | rw   | rw     | rw   | rw      | rw   | rw     | rw   | rw      |
| 15   | 14      | 13     | 12      | 11   | 10     | 9    | 8       | 7    | 6      | 5    | 4       | 3    | 2      | 1    | 0       |
| CNF1 | 11[1:0] | MODE   | 11[1:0] | CNF1 | 0[1:0] | MODE | 10[1:0] | CNF  | 9[1:0] | MODE | 9[1:0]  | CNF  | B[1:0] | MODE | 8[1:0]  |
| rw   | rw      | rw     | rw      | rw   | rw     | rw   | rw      | rw   | rw     | rw   | rw      | rw   | rw     | rw   | rw      |

Output -Register

Beschreiben GPIOE->ODR = GPIOA->IDR<<8; // Lies Port A LOWER Byte......



### BIT SET / RESET

### **REGISTER** beschreiben

Fertig...?

Lösung:

Fast. Das eigentliche Programm fehlt noch.

```
/* Author: r. Malacarne
                           */
#include <stm32f10x.h>
void system_init()
  RCC ->APB2ENR |= 1<<2; // GPIOA Clock [1]</pre>
  RCC ->APB2ENR |= 1<<6; // GPI0E Clock [2]
  GPIOA ->CRL = 0x888888888; // PA7..0 als Input. Nun definieren [3]
                            // ob wir Pull-Up oder Pull Down wollen.
  GPIOA ->ODR = 0 \times 00 FF;
                            // PA7..0 als Pullup [4]
  GPIOE ->CRH = 0x11111111; // PE15-8 Output, Push Pull 10MHz [5]
 }
/* Main
                         */
int main(void){
system_init();
                                // spezifischer System Init für
                                // die aktuelle Applikation
while(1)
 {
  GPIOE->ODR = GPIOA->IDR<<8; // Lies Port A LOWER Byte und
                                // schiebe es nach links (8*). Weise
                                 // Resultat dann Port E zu.
 }
}
```

Wir lesen nun den Port A (GPIOA->IDR) komplett ein und schieben die Bits 8x nach links. Damit gelangen die PAL-Bits in den Bereich der High-Bits und weisen das Resultat dann dem Port E-High zu: GPIOE->ODR = GPIOA->IDR<<8; Fertig.



### 4 Hardware auf dem Board

### 4.1 Schaltung / Circuit LED Display

Die 8 Leds sind via Port PE [8..15] angesteuert. Ein "Logik 1" Signal schaltet die entsprechende LED ein. Eine "0" schaltet sie ab. Siehe auch untenstehendes Bild

### 1. LED auf MCB32: Ort und Schema





Die LED können via Port PE[8..15] (GPIO Output Port) geschaltet werden. Siehe dazu Code Beispiele.



### 4.2 Port PA Pin 0..7

Im folgenden Versuch wird Port PA benutzt. Der Port wird als Eingang geschaltet werden. Die anliegenden Signale werden dann an Port PE durchgeschaltet.

### 2. Steckerbelegung für 10pol. Stecker PA[0..7]





Die Belegung des 10poligen Steckers sieht wie oben abgebildet aus. Die roten Zahlen definieren die Adern des Flachbandkabels mit roter Ader = Pin1.

### 3. Original Belegung PA[0..7]

Die Original Pin-Belegung von Stecker PA[0...7] ist wie in der nebenstehenden Tabelle. Diese Einstellung wird im Versuch aber nicht benötigt.

| 1   |                  |               |  |
|-----|------------------|---------------|--|
| Pin | Funktion         | Module/Device |  |
| PA0 | Wakeup           | Switch Wakeup |  |
| PA1 | RMII_REF_CL<br>K | Ethernet LAN  |  |
| PA2 | RMII_MDIO        | Ethernet LAN  |  |
| PA3 | -                | -             |  |
| PA4 | -                | -             |  |
| PA5 | SPI1_SCK         | SD Card CLK   |  |
| PA6 | SPI1_MISO        | SD Card DAT0  |  |
| PA7 | SPI1_MOSI        | SD Card CMD   |  |



### 4.3 Anhang Anschlüsse am µC-Board MCB32

```
// In TouchP0P1.h definierte Pin-Bezeichnungen PA_0 .. PD_11, ohne Bezeichner wie Button ..!
                              // Bitwert 1/0, aktiv low, prellt wenig
char Button0
                 = PA_0;
char Button1
                 = PC 13;
char Stick
                 = PD_High;
                              // als Byte 0xF8 open, aktiv low, alle entprellt
                              // Bitwert 1/0;
                                                 Bytewert
char StickSelect = PD_15
                                                             0x80
char StickDown = PD 14;
                              //
                                          1/0;
                                                             0x40
char StickLeft
                 = PD_13;
                              //
                                          1/0;
                                                             0x20
char StickUp
                 = PD_12;
                              //
                                          1/0;
                                                             0x10
char StickRight = PD_11;
                              //
                                                             0x08
                                          1/0;
```

### Button 0 (PA 0)



### Button 1 (PC 13)





## Potentiometer (PC4) // resp. P0\_4 (Library)

Wenn der Port PC4 als Analog-Input (AD-Wandler) geschaltet ist kann mit dem Potentiometer eine Spannung von 0 .. 3.3V an den ge- +VDD legt werden.





## 5 Anhang Übersicht Board



## 5.1 Tabelle mit Beschreibung der MCB32-Funktionen

| #  | Beschreibung der markierten Position (i)                  |
|----|-----------------------------------------------------------|
| 1  | RS232-2 (Uart2) Stecker. Empfängt HEX File für Bootloader |
| 2  | RS232-1 (Uart1) Stecker.                                  |
| 3  | 03,3Volt für A/D Wandler Test an (PC4/ADC14)              |
| 4  | LED[07] angesteuert via PE[815].                          |
| 5  | 5 Richtungs (Joy) Schalter                                |
| 6  | Stecker für +5Volt Speisung für das ganze Board           |
| 7  | LED (+VDD: +3.3V) Status                                  |
| 8  | USB Host                                                  |
| 9  | LED zeigt Status von USB-Host VDD.                        |
| 10 | LED zeigt Status von "Host Over Current"                  |
| 11 | Stecker "USB Device/OTG"                                  |
| 12 | LED zeigt Status von "USB VBUS"                           |



| 13 | Micro SD Card Sockel                                                                                                                      |
|----|-------------------------------------------------------------------------------------------------------------------------------------------|
| 14 | RJ45 Ethernet LAN.                                                                                                                        |
| 15 | Jumper(MCO/OSC) für die Auswahl des Clock-Signals für DP83848V.                                                                           |
| 16 | JTAG Stecker für Real Time Debugging                                                                                                      |
| 17 | Switch BOOT0 welcher zusammen mit Jumper BOOT1 den Boot-Modus der MCU bestimmt: Boot Loader (BOOT0=1, BOOT1=0) und Run (BOOT0=0,BOOT1=0). |
| 18 | LED zeigt Logic Status von BOOT0 = 1 (ON=Boot Loader, OFF=Run).                                                                           |
| 19 | Jumper BOOT1(PB2); Ist im Normalfall auf LOW                                                                                              |
| 20 | Switch RESET.                                                                                                                             |
| 21 | Switch Tamper (PC13).                                                                                                                     |
| 22 | Switch Wakeup (PA0).                                                                                                                      |
| 23 | Quarz 25MHz für die Zeitbasis der MCU                                                                                                     |
| 24 | Quarz 32.768KHz für die Zeitbasis der RTC (Real Time Clock)                                                                               |
| 25 | MCU No.STM32F107VC T6                                                                                                                     |
| 26 | Stecker GPIO PD[07].                                                                                                                      |
| 27 | Stecker GPIO PB[07].                                                                                                                      |
| 28 | Stecker GPIO PE[07].                                                                                                                      |
| 29 | Stecker GPIO PC[07].                                                                                                                      |
| 30 | Stecker GPIO PA[07].                                                                                                                      |
| 31 | Stecker GPIO PE[815].                                                                                                                     |
| 32 | Stecker GPIO PB[815].                                                                                                                     |
| 33 | Stecker GPIO PD[815].                                                                                                                     |
| 34 | Stecker GPIO PA[815].                                                                                                                     |
| 35 | 320x240 Dot TFT LCD mit Touch Screen Sensor. REV C oder REV D                                                                             |



## 8 Anhang Literaturverzeichnis und Links

- [1] R. Weber, «General Purpos Input Output,» 2014.
- [2] R. Weber, «Projektvorlagen (div) MCB32,» 2013ff.
- [3] STM, «STM32F10x Standard Peripherals Firmware Library,» STM, 2010ff.
- [4] ST, «ARM\_STM\_Reference manual\_V2014\_REV15,» ST, 2014.
- [5] J. Yiu, The definitive Guide to ARM Cortex-M3 and M4 Processors, 3 Hrsg., Bd. 1, Elsevier, Hrsg., Oxford: Elsevier, 2014.
- [6] R. Jesse, Arm Cortex M3 Mikrocontroller. Einstieg und Praxis, 1 Hrsg., www.mitp.de, Hrsg., Heidelberg: Hütigh Jehle Rehm GmbH, 2014.
- [7] Diller, «System Timer,» 06 07 2014. [Online]. Available: http://www.diller-technologies.de/stm32.html#system\_timer. [Zugriff am 06 07 2014].
- [8] A. Limited, «DDI0337E\_cortex\_m3\_r1p1\_trm.pdf,» ARM Limited, http://infocenter.arm.com/help/topic/com.arm.doc.ddi0337e/DDI0337E\_cortex\_m3\_r1p1\_ trm.pdf, 2005, 2006 ARM Limited.
- [9] A. C. Group, «http://www.vr.ncue.edu.tw/esa/b1011/CMSIS\_Core.htm,» 2007. [Online].
- [10 E. Malacarne, Glossar Malacarne, V11 Hrsg., Rüti: Cityline AG, 2014.
- [11 E. F. E. Schellenberg, «Programmieren im Fach HST,» TBZ, Zürich, 2010ff.

### 9 Anhang Wichtige Dokumente

Die folgende Liste zeigt auf die wichtigsten Dokumente welche im WEB zu finden sind. Beim Suchen lassen sich noch viele nützliche Links finden.

- Datenblatt (STM32F107VC) Beschreibung des konkreten Chips für Pinbelegung etc.
- Reference Manual (<u>STM32F107VC</u>) (>1000Seiten in Englisch)
   Ausführliche Beschreibung der Module einer Familie. Unter Umständen sind nicht alle Module im eingesetzten Chip vorhanden siehe Datenblatt.
- Programming Manual (<u>Cortex-M3</u>)
   Enthält beispielsweise Informationen zum Interrupt Controller (NVIC).



10

Standard Peripheral Library (<u>STM32F10x</u>)
 Im Gegensatz zu anderen MCUs sollen die Register der STM32 nicht direkt angesprochen werden. Dafür dienen die Funktionen der Standard Peripheral Library.
 Sie ist auf <a href="http://www.st.com/">http://www.st.com/</a> zusammen mit einer Dokumentation (Datei: stm32f10x\_stdperiph\_lib\_um.chm) herunterladbar.

10

## 10 Anhang "STM 32 REF Manual" Auszug GPIO

General-purpose and alternate-function I/Os (GPIOs and AFIOs)

RM0008

## 9 General-purpose and alternate-function I/Os (GPIOs and AFIOs)

Low-density devices are STM32F101xx, STM32F102xx and STM32F103xx microcontrollers where the Flash memory density ranges between 16 and 32 Kbytes.

Medium-density devices are STM32F101xx, STM32F102xx and STM32F103xx microcontrollers where the Flash memory density ranges between 64 and 128 Kbytes.

High-density devices are STM32F101xx and STM32F103xx microcontrollers where the Flash memory density ranges between 256 and 512 Kbytes.

XL-density devices are STM32F101xx and STM32F103xx microcontrollers where the Flash memory density ranges between 768 Kbytes and 1 Mbyte.

Connectivity line devices are STM32F105xx and STM32F107xx microcontrollers.

This section applies to the whole STM32F10xxx family, unless otherwise specified.

### 9.1 GPIO functional description

Each of the general-purpose I/O ports has two 32-bit configuration registers (GPIOx\_CRL, GPIOx\_CRH), two 32-bit data registers (GPIOx\_IDR, GPIOx\_ODR), a 32-bit set/reset register (GPIOx\_BSRR), a 16-bit reset register (GPIOx\_BRR) and a 32-bit locking register (GPIOx\_LCKR).

Subject to the specific hardware characteristics of each I/O port listed in the datasheet, each port bit of the General Purpose IO (GPIO) Ports, can be individually configured by software in several modes:

- Input floating
- Input pull-up
- Input-pull-down
- Analog
- Output open-drain
- Output push-pull
- Alternate function push-pull
- Alternate function open-drain

Each I/O port bit is freely programmable, however the I/O port registers have to be accessed as 32-bit words (half-word or byte accesses are not allowed). The purpose of the GPIOx\_BSRR and GPIOx\_BRR registers is to allow atomic read/modify accesses to any of the GPIO registers. This way, there is no risk that an IRQ occurs between the read and the modify access.

Figure 13 shows the basic structure of an I/O Port bit.

159/1128 DocID13902 Rev 15





RM0008

General-purpose and alternate-function I/Os (GPIOs and AFIOs)

To on-chip peripheral

Analog Input

Alternate Function Input

Input driver

Output driver

Vod

Protection diode

Vss

Push-pull, open-drain or open-drain

Figure 14. Basic structure of a five-volt tolerant I/O port bit

To on-chip peripheral

Analog Input

Alternate Function Input

Input driver

Output driver

Vob

N-Mos

Vss

1.  $V_{DD\_FT}$  is a potential specific to five-volt tolerant I/Os and different from  $V_{DD}$ .

577

DocID13902 Rev 15

160/1128

ai14782



General-purpose and alternate-function I/Os (GPIOs and AFIOs)

RM0008

Table 20. Port bit configuration table

| Configuration mode | CNF1            | CNF0 | MODE1 | MODE0              | PxODR<br>register |            |  |
|--------------------|-----------------|------|-------|--------------------|-------------------|------------|--|
| General purpose    | Push-pull       | 0    | 0     | 0                  | 1                 | 0 or 1     |  |
| output             | Open-drain      |      | 1     | 10                 |                   | 0 or 1     |  |
| Alternate Function | Push-pull       | 1    | 0     | 11<br>see Table 21 |                   | don"t care |  |
| output             | Open-drain      | '    | 1     |                    |                   | don't care |  |
|                    | Analog          | 0    | 0     |                    |                   | don't care |  |
| Input              | Input floating  |      | 1     |                    |                   | don't care |  |
| Imput              | Input pull-down | 1    | 0     |                    |                   | 0          |  |
|                    | Input pull-up   | 1    | J     |                    |                   | 1          |  |

Table 21. Output MODE bits

| MODE[1:0] | Meaning                  |
|-----------|--------------------------|
| 00        | Reserved                 |
| 01        | Max. output speed 10 MHz |
| 10        | Max. output speed 2 MHz  |
| 11        | Max. output speed 50 MHz |

### 9.1.1 General-purpose I/O (GPIO)

During and just after reset, the alternate functions are not active and the I/O ports are configured in Input Floating mode (CNFx[1:0]=01b, MODEx[1:0]=00b).

The JTAG pins are in input PU/PD after reset:

PA15: JTDI in PU PA14: JTCK in PD PA13: JTMS in PU PB4: NJTRST in PU

When configured as output, the value written to the Output Data register (GPIOx\_ODR) is output on the I/O pin. It is possible to use the output driver in Push-Pull mode or Open-Drain mode (only the N-MOS is activated when outputting 0).

The Input Data register (GPIOx\_IDR) captures the data present on the I/O pin at every APB2 clock cycle.

All GPIO pins have an internal weak pull-up and weak pull-down which can be activated or not when configured as input.

### 9.1.2 Atomic bit set or reset

There is no need for the software to disable interrupts when programming the GPIOx\_ODR at bit level: it is possible to modify only one or several bits in a single atomic APB2 write access. This is achieved by programming to !1" the Bit Set/Reset Register (GPIOx\_BSRR,

161/1128 DocID13902 Rev 15



#### RM0008

**MCB32** 

General-purpose and alternate-function I/Os (GPIOs and AFIOs)

or for reset only GPIOx\_BRR) to select the bits you want to modify. The unselected bits will not be modified.

### 9.1.3 External interrupt/wakeup lines

All ports have external interrupt capability. To use external interrupt lines, the port must be configured in input mode. For more information on external interrupts, refer to:

- Section 10.2: External interrupt/event controller (EXTI) on page 205 and
- Section 10.2.3: Wakeup event management on page 206

#### 9.1.4 Alternate functions (AF)

It is necessary to program the Port Bit Configuration Register before using a default alternate function.

For alternate function inputs, the port must be configured in Input mode (floating, pull-up or pull-down) and the input pin must be driven externally.

Note:

It is also possible to emulate the AFI input pin by software by programming the GPIO controller. In this case, the port should be configured in Alternate Function Output mode. And obviously, the corresponding port should not be driven externally as it will be driven by the software using the GPIO controller.

- For alternate function outputs, the port must be configured in Alternate Function Output mode (Push-Pull or Open-Drain).
- For bidirectional Alternate Functions, the port bit must be configured in Alternate Function Output mode (Push-Pull or Open-Drain). In this case the input driver is configured in input floating mode

If you configure a port bit as Alternate Function Output, this disconnects the output register and connects the pin to the output signal of an on-chip peripheral.

If software configures a GPIO pin as Alternate Function Output, but peripheral is not activated, its output is not specified.

### 9.1.5 Software remapping of I/O alternate functions

To optimize the number of peripheral I/O functions for different device packages, it is possible to remap some alternate functions to some other pins. This is achieved by software, by programming the corresponding registers (refer to AFIO registers on page 183. In that case, the alternate functions are no longer mapped to their original assignations.

### 9.1.6 GPIO locking mechanism

The locking mechanism allows the IO configuration to be frozen. When the LOCK sequence has been applied on a port bit, it is no longer possible to modify the value of the port bit until the next reset.



DocID13902 Rev 15

162/1128



General-purpose and alternate-function I/Os (GPIOs and AFIOs)

RM0008

### 9.1.7 Input configuration

When the I/O Port is programmed as Input:

- The Output Buffer is disabled
- The Schmitt Trigger Input is activated
- The weak pull-up and pull-down resistors are activated or not depending on input configuration (pull-up, pull-down or floating):
- The data present on the I/O pin is sampled into the Input Data Register every APB2 clock cycle
- A read access to the Input Data Register obtains the I/O State.

The Figure 15 on page 163 shows the Input Configuration of the I/O Port bit.

Figure 15. Input floating/pull up/pull down configurations



1.  $V_{DD\ FT}$  is a potential specific to five-volt tolerant I/Os and different from  $V_{DD}$ .

57

163/1128 DocID13902 Rev 15



# Übung: Ansteuerung IO

RM0008

General-purpose and alternate-function I/Os (GPIOs and AFIOs)

#### 9.1.8 Output configuration

When the I/O Port is programmed as Output:

- The Output Buffer is enabled:
  - Open Drain Mode: A "0#in the Output register activates the N-MOS while a "1#in the Output register leaves the port in Hi-Z. (the P-MOS is never activated)
  - Push-Pull Mode: A "0#in the Output register activates the N-MOS while a "1#in the Output register activates the P-MOS.
- The Schmitt Trigger Input is activated.
- The weak pull-up and pull-down resistors are disabled.
- The data present on the I/O pin is sampled into the Input Data Register every APB2 clock cycle
- A read access to the Input Data Register gets the I/O state in open drain mode
- A read access to the Output Data register gets the last written value in Push-Pull mode

The Figure 16 on page 164 shows the Output configuration of the I/O Port bit.



Figure 16. Output configuration

1.  $V_{DD}$  FT is a potential specific to five-volt tolerant I/Os and different from  $V_{DD}$ .

577

DocID13902 Rev 15

164/1128



General-purpose and alternate-function I/Os (GPIOs and AFIOs)

RM0008

### 9.1.9 Alternate function configuration

When the I/O Port is programmed as Alternate Function:

- The Output Buffer is turned on in Open Drain or Push-Pull configuration
- The Output Buffer is driven by the signal coming from the peripheral (alternate function out)
- The Schmitt Trigger Input is activated
- The weak pull-up and pull-down resistors are disabled.
- The data present on the I/O pin is sampled into the Input Data Register every APB2 clock cycle
- A read access to the Input Data Register gets the I/O state in open drain mode
- A read access to the Output Data register gets the last written value in Push-Pull mode

The Figure 17 on page 165 shows the Alternate Function Configuration of the I/O Port bit. Also, refer to Section 9.4: AFIO registers on page 183 for further information.

A set of Alternate Function I/O registers allow you to remap some alternate functions to different pins. Refer to Section 9.3: Alternate function I/O and debug configuration (AFIO).



Figure 17. Alternate function configuration

1.  $V_{DD\_FT}$  is a potential specific to five-volt tolerant I/Os and different from  $V_{DD}$ .

165/1128 DocID13902 Rev 15





RM0008

General-purpose and alternate-function I/Os (GPIOs and AFIOs)

### 9.1.10 Analog configuration

When the I/O Port is programmed as Analog configuration:

- The Output Buffer is disabled.
- The Schmitt Trigger Input is de-activated providing zero consumption for every analog value of the I/O pin. The output of the Schmitt Trigger is forced to a constant value (0).
- The weak pull-up and pull-down resistors are disabled.
- Read access to the Input Data Register gets the value !0".

The Figure 18 on page 166 shows the high impedance-analog configuration of the I/O Port bit.

Figure 18. High impedance-analog configuration



### 9.1.11 GPIO configurations for device peripherals

Table 22 to Table 33 give the GPIO configurations of the device peripherals.

Table 22. Advanced timers TIM1/TIM8

| TIM1/8 pinout | Configuration                  | GPIO configuration           |  |  |  |
|---------------|--------------------------------|------------------------------|--|--|--|
| TIM1/8 CHx    | Input capture channel x        | Input floating               |  |  |  |
| TIWIT/O_CITX  | Output compare channel x       | Alternate function push-pull |  |  |  |
| TIM1/8_CHxN   | Complementary output channel x | Alternate function push-pull |  |  |  |
| TIM1/8_BKIN   | Break input                    | Input floating               |  |  |  |
| TIM1/8_ETR    | External trigger timer input   | Input floating               |  |  |  |

577

DocID13902 Rev 15

166/1128



General-purpose and alternate-function I/Os (GPIOs and AFIOs)

RM0008

Table 23. General-purpose timers TIM2/3/4/5

| TIM2/3/4/5 pinout | Configuration                | GPIO configuration           |  |  |  |
|-------------------|------------------------------|------------------------------|--|--|--|
| TIM2/3/4/5 CHx    | Input capture channel x      | Input floating               |  |  |  |
| 11W2/3/4/3_CFIX   | Output compare channel x     | Alternate function push-pull |  |  |  |
| TIM2/3/4/5_ETR    | External trigger timer input | Input floating               |  |  |  |

### Table 24. USARTs

| USART pinout             | Configuration                | GPIO configuration                    |
|--------------------------|------------------------------|---------------------------------------|
| USARTx_TX <sup>(1)</sup> | Full duplex                  | Alternate function push-pull          |
| OSAKTX_TX*               | Half duplex synchronous mode | Alternate function push-pull          |
| USARTx RX                | Full duplex                  | Input floating / Input pull-up        |
| USAKTX_KX                | Half duplex synchronous mode | Not used. Can be used as a general IO |
| USARTx_CK                | Synchronous mode             | Alternate function push-pull          |
| USARTx_RTS               | Hardware flow control        | Alternate function push-pull          |
| USARTx_CTS               | Hardware flow control        | Input floating/ Input pull-up         |

<sup>1.</sup> The USART\_TX pin can also be configured as alternate function open drain.

### Table 25. SPI

| SPI pinout   | Configuration                                           | GPIO configuration                              |
|--------------|---------------------------------------------------------|-------------------------------------------------|
| SPIx_SCK     | Master                                                  | Alternate function push-pull                    |
| SFIX_SCK     | Slave                                                   | Input floating                                  |
|              | Full duplex / master                                    | Alternate function push-pull                    |
| SPIx MOSI    | Full duplex / slave                                     | Input floating / Input pull-up                  |
| GF IX_IVIOSI | Simplex bidirectional data wire / master                | Alternate function push-pull                    |
|              | Simplex bidirectional data wire/ slave                  | Not used. Can be used as a GPIO                 |
|              | Full duplex / master                                    | Input floating / Input pull-up                  |
|              | Full duplex / slave (point to point)                    | Alternate function push-pull                    |
|              | Full duplex / slave (multi-slave)                       | Alternate function open drain                   |
| SPIx_MISO    | Simplex bidirectional data wire / master                | Not used. Can be used as a GPIO                 |
|              | Simplex bidirectional data wire/ slave (point to point) | Alternate function push-pull                    |
|              | Simplex bidirectional data wire/ slave (multi-slave)    | Alternate function open drain                   |
|              | Hardware master /slave                                  | Input floating/ Input pull-up / Input pull-down |
| SPIx_NSS     | Hardware master/ NSS output enabled                     | Alternate function push-pull                    |
|              | Software                                                | Not used. Can be used as a GPIO                 |

167/1128 DocID13902 Rev 15





RM0008

General-purpose and alternate-function I/Os (GPIOs and AFIOs)

#### Table 26. I2S

| I2S pinout | Configuration | GPIO configuration                             |
|------------|---------------|------------------------------------------------|
| 100× WC    | Master        | Alternate function push-pull                   |
| I2Sx_WS    | Slave         | Input floating                                 |
| I2Sx_CK    | Master        | Alternate function push-pull                   |
|            | Slave         | Input floating                                 |
| I2Sx_SD    | Transmitter   | Alternate function push-pull                   |
|            | Receiver      | Input floating/ Input pull-up/ Input pull-down |
| I2Sx_MCK   | Master        | Alternate function push-pull                   |
|            | Slave         | Not used. Can be used as a GPIO                |

### Table 27. I2C

| I2C pinout | Configuration | GPIO configuration            |
|------------|---------------|-------------------------------|
| I2Cx_SCL   | I2C clock     | Alternate function open drain |
| I2Cx_SDA   | I2C Data I/O  | Alternate function open drain |

### Table 28. BxCAN

| BxCAN pinout                | GPIO configuration             |
|-----------------------------|--------------------------------|
| CAN_TX (Transmit data line) | Alternate function push-pull   |
| CAN_RX (Receive data line)  | Input floating / Input pull-up |

### Table 29. USB<sup>(1)</sup>

| USB pinout | GPIO configuration                                                                                     |
|------------|--------------------------------------------------------------------------------------------------------|
|            | As soon as the USB is enabled, these pins are connected to the USB internal transceiver automatically. |

<sup>1.</sup> This table applies to low-, medium-, high and XL-density devices only.

### Table 30. OTG\_FS pin configuration<sup>(1)</sup>

| OTG_FS pinout | Configuration | GPIO configuration    |  |
|---------------|---------------|-----------------------|--|
|               | Host          | AF push-pull, if used |  |
| OTG_FS_SOF    | Device        | AF push-pull, if used |  |
|               | OTG           | AF push-pull, if used |  |
|               | Host          | Input floating        |  |
| OTG_FS_VBUS   | Device        | Input floating        |  |
|               | OTG           | Input floating        |  |

47/

DocID13902 Rev 15

168/1128



General-purpose and alternate-function I/Os (GPIOs and AFIOs)

RM0008

### Table 30. OTG\_FS pin configuration<sup>(1)</sup>

| OTG_FS pinout | Configuration | GPIO configuration                                                                                  |
|---------------|---------------|-----------------------------------------------------------------------------------------------------|
|               | Host          | No need if the Force host mode is selected by software (FHMOD set in the OTG_FS_GUSBCFG register)   |
| OTG_FS_ID     | Device        | No need if the Force device mode is selected by software (FDMOD set in the OTG_FS_GUSBCFG register) |
|               | OTG           | Input pull-up                                                                                       |
|               | Host          | Controlled automatically by the USB power-down                                                      |
| OTG_FS_DM     | Device        | Controlled automatically by the USB power-down                                                      |
|               | OTG           | Controlled automatically by the USB power-down                                                      |
|               | Host          | Controlled automatically by the USB power-down                                                      |
| OTG_FS_DP     | Device        | Controlled automatically by the USB power-down                                                      |
|               | OTG           | Controlled automatically by the USB power-down                                                      |

- 1. This table applies to connectivity line devices only.
- For the OTG\_FS\_VBUS pin (PA9) to be used by another shared peripheral or as a general-purpose IO, the PHY Power-down mode has to be active (clear bit 16 in the OTG\_FS\_GCCFG register).

#### Table 31. SDIO

| SDIO pinout | GPIO configuration           |
|-------------|------------------------------|
| SDIO_CK     | Alternate function push-pull |
| SDIO_CMD    | Alternate function push-pull |
| SDIO[D7:D0] | Alternate function push-pull |

The GPIO configuration of the ADC inputs should be analog.

### Figure 19. ADC / DAC

| ADC/DAC pin | GPIO configuration |
|-------------|--------------------|
| ADC/DAC     | Analog             |

### Table 32. FSMC

| FSMC pinout                                        | GPIO configuration           |
|----------------------------------------------------|------------------------------|
| FSMC_A[25:0]<br>FSMC_D[15:0]                       | Alternate function push-pull |
| FSMC_CK                                            | Alternate function push-pull |
| FSMC_NOE<br>FSMC_NWE                               | Alternate function push-pull |
| FSMC_NE[4:1] FSMC_NCE[3:2] FSMC_NCE4_1 FSMC_NCE4_2 | Alternate function push-pull |

169/1128 DocID13902 Rev 15





RM0008

General-purpose and alternate-function I/Os (GPIOs and AFIOs)

### Table 32. FSMC (continued)

| FSMC pinout                                | GPIO configuration            |
|--------------------------------------------|-------------------------------|
| FSMC_NWAIT<br>FSMC_CD                      | Input floating/ Input pull-up |
| FSMC_NIOS16,<br>FSMC_INTR<br>FSMC_INT[3:2] | Input floating                |
| FSMC_NL<br>FSMC_NBL[1:0]                   | Alternate function push-pull  |
| FSMC_NIORD, FSMC_NIOWR<br>FSMC_NREG        | Alternate function push-pull  |

### Table 33. Other IOs

| Pins              | Alternate function        | GPIO configuration                               |
|-------------------|---------------------------|--------------------------------------------------|
| TAMPER-RTC pin    | RTC output                | Forced by hardware when configuring the          |
| TAMP EX-ICTO PIII | Tamper event input        | BKP_CR and BKP_RTCCR registers                   |
| МСО               | Clock output              | Alternate function push-pull                     |
| EXTI input lines  | External input interrupts | Input floating / input pull-up / input pull-down |

47/

DocID13902 Rev 15

170/1128



General-purpose and alternate-function I/Os (GPIOs and AFIOs)

RM0008

### 9.2 GPIO registers

Refer to Section 2.1 on page 47 for a list of abbreviations used in register descriptions.

The peripheral registers have to be accessed by words (32-bit).

### 9.2.1 Port configuration register low (GPIOx\_CRL) (x=A..G)

Address offset: 0x00 Reset value: 0x4444 4444

| 31 |     | 30    | 29   | 28     | 27  | 26     | 25   | 24     | 23  | 22     | 21   | 20     | 19  | 18     | 17   | 16     |
|----|-----|-------|------|--------|-----|--------|------|--------|-----|--------|------|--------|-----|--------|------|--------|
| С  | NF7 | [1:0] | MODE | 7[1:0] | CNF | 6[1:0] | MODE | 6[1:0] | CNF | 5[1:0] | MODE | 5[1:0] | CNF | 4[1:0] | MODE | 4[1:0] |
| rw |     | rw    | rw   | rw     | rw  | rw     | rw   | rw     | rw  | rw     | rw   | rw     | rw  | rw     | rw   | rw     |
| 15 |     | 14    | 13   | 12     | 11  | 10     | 9    | 8      | 7   | 6      | 5    | 4      | 3   | 2      | 1    | 0      |
| С  | NF3 | [1:0] | MODE | 3[1:0] | CNF | 2[1:0] | MODE | 2[1:0] | CNF | 1[1:0] | MODE | 1[1:0] | CNF | 0[1:0] | MODE | 0[1:0] |
| rw |     | rw    | rw   | rw     | rw  | rw     | rw   | rw     | rw  | rw     | rw   | rw     | rw  | rw     | rw   | rw     |

Bits 31:30, 27:26, CNFy[1:0]: Port x configuration bits (y= 0 .. 7)

23:22, 19:18, 15:14,

These bits are written by software to configure the corresponding I/O port.

11:10, 7:6, 3:2 Refer to Table 20: Port bit configuration table on page 161.

In input mode (MODE[1:0]=00):

00: Analog mode

01: Floating input (reset state)

10: Input with pull-up / pull-down

11: Reserved

In output mode (MODE[1:0] > 00):

00: General purpose output push-pull

01: General purpose output Open-drain

10: Alternate function output Push-pull

11: Alternate function output Open-drain

Bits 29:28, 25:24, MODEy[1:0]: Port x mode bits (y=0..7)

21:20, 17:16, 13:12, These bits are written by software to configure the corresponding I/O port.

9:8, 5:4, 1:0 Refer to Table 20: Port bit configuration table on page 161.

00: Input mode (reset state)

01: Output mode, max speed 10 MHz.

10: Output mode, max speed 2 MHz.

11: Output mode, max speed 50 MHz.

171/1128 DocID13902 Rev 15





# Übung: Ansteuerung IO

RM0008

General-purpose and alternate-function I/Os (GPIOs and AFIOs)

#### 9.2.2 Port configuration register high (GPIOx\_CRH) (x=A..G)

Address offset: 0x04 Reset value: 0x4444 4444

| 31               | 30      | 29   | 28      | 27   | 26     | 25   | 24      | 23   | 22     | 21   | 20      | 19   | 18     | 17   | 16      |
|------------------|---------|------|---------|------|--------|------|---------|------|--------|------|---------|------|--------|------|---------|
| CNF1             | 15[1:0] | MODE | 15[1:0] | CNF1 | 4[1:0] | MODE | 14[1:0] | CNF1 | 3[1:0] | MODE | 13[1:0] | CNF1 | 2[1:0] | MODE | 12[1:0] |
| rw               | rw      | rw   | rw      | rw   | rw     | rw   | rw      | rw   | rw     | rw   | rw      | rw   | rw     | rw   | w       |
| 15               | 14      | 13   | 12      | 11   | 10     | 9    | 8       | 7    | 6      | 5    | 4       | 3    | 2      | 1    | 0       |
| CNF <sup>2</sup> | 11[1:0] | MODE | 11[1:0] | CNF1 | 0[1:0] | MODE | 10[1:0] | CNF  | 9[1:0] | MODE | 9[1:0]  | CNF  | 8[1:0] | MODE | 8[1:0]  |
| rw               | rw      | rw   | rw      | rw   | rw     | rw   | rw      | rw   | rw     | rw   | rw      | rw   | rw     | rw   | rw      |

Bits 31:30, 27:26, CNFy[1:0]: Port x configuration bits (y= 8 .. 15)

23:22, 19:18, 15:14, These bits are written by software to configure the corresponding I/O port.

11:10, 7:6, 3:2 Refer to Table 20: Port bit configuration table on page 161.

In input mode (MODE[1:0]=00):

00: Analog mode

01: Floating input (reset state)

10: Input with pull-up / pull-down

11: Reserved

In output mode (MODE[1:0] > 00):

00: General purpose output push-pull

01: General purpose output Open-drain

10: Alternate function output Push-pull

11: Alternate function output Open-drain

Bits 29:28, 25:24, MODEy[1:0]: Port x mode bits (y= 8 .. 15)

21:20, 17:16, 13:12,

These bits are written by software to configure the corresponding I/O port. 9:8, 5:4, 1:0

Refer to Table 20: Port bit configuration table on page 161.

00: Input mode (reset state)

01: Output mode, max speed 10 MHz.

10: Output mode, max speed 2 MHz.

11: Output mode, max speed 50 MHz.

#### Port input data register (GPIOx\_IDR) (x=A..G) 9.2.3

Address offset: 0x08h Reset value: 0x0000 XXXX

| 31    | 30    | 29    | 28    | 27    | 26    | 25   | 24   | 23     | 22   | 21   | 20   | 19   | 18   | 17   | 16   |
|-------|-------|-------|-------|-------|-------|------|------|--------|------|------|------|------|------|------|------|
|       |       |       |       |       |       |      | Res  | served |      |      |      |      |      |      |      |
| 15    | 14    | 13    | 12    | 11    | 10    | 9    | 8    | 7      | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| IDR15 | IDR14 | IDR13 | IDR12 | IDR11 | IDR10 | IDR9 | IDR8 | IDR7   | IDR6 | IDR5 | IDR4 | IDR3 | IDR2 | IDR1 | IDRO |
| г     | r     | r     | r     | r     | r     | Г    | г    | r      | r    | r    | r    | r    | Г    | r    | r    |

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 IDRy: Port input data (y= 0 .. 15)

These bits are read only and can be accessed in Word mode only. They contain the input value of the corresponding I/O port.

DocID13902 Rev 15

172/1128



General-purpose and alternate-function I/Os (GPIOs and AFIOs)

RM0008

### 9.2.4 Port output data register (GPIOx\_ODR) (x=A..G)

Address offset: 0x0C Reset value: 0x0000 0000

| 31    | 30    | 29    | 28    | 27    | 26    | 25   | 24   | 23   | 22   | 21   | 20   | 19   | 18   | 17   | 16   |
|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------|
|       |       |       |       |       |       |      | Rese | rved |      |      |      |      |      |      |      |
| 15    | 14    | 13    | 12    | 11    | 10    | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| ODR15 | ODR14 | ODR13 | ODR12 | ODR11 | ODR10 | ODR9 | ODR8 | ODR7 | ODR6 | ODR5 | ODR4 | ODR3 | ODR2 | ODR1 | ODR0 |
| rw    | rw    | rw    | rw    | rw    | rw    | rw   | rw   | rw   | rw   | rw   | rw   | rw   | rw   | rw   | rw   |

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 ODRy: Port output data (y= 0 .. 15)

These bits can be read and written by software and can be accessed in Word mode only.

Note: For atomic bit set/reset, the ODR bits can be individually set and cleared by writing to the GPIOx\_BSRR register (x = A .. G).

### 9.2.5 Port bit set/reset register (GPIOx\_BSRR) (x=A..G)

Address offset: 0x10
Reset value: 0x0000 0000

| 31         | 30         | 29         | 28         | 27         | 26         | 25       | 24       | 23        | 22       | 21       | 20       | 19       | 18       | 17       | 16       |
|------------|------------|------------|------------|------------|------------|----------|----------|-----------|----------|----------|----------|----------|----------|----------|----------|
| BR15       | BR14       | BR13       | BR12       | BR11       | BR10       | BR9      | BR8      | BR7       | BR6      | BR5      | BR4      | BR3      | BR2      | BR1      | BR0      |
| w          | w          | w          | w          | w          | w          | w        | w        | w         | w        | w        | w        | w        | w        | w        | w        |
|            |            |            |            |            |            |          |          |           |          |          |          |          |          |          |          |
| 15         | 14         | 13         | 12         | 11         | 10         | 9        | 8        | 7         | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
| 15<br>BS15 | 14<br>BS14 | 13<br>BS13 | 12<br>BS12 | 11<br>BS11 | 10<br>BS10 | 9<br>BS9 | 8<br>BS8 | 7<br>B\$7 | 6<br>BS6 | 5<br>BS5 | 4<br>BS4 | 3<br>BS3 | 2<br>BS2 | 1<br>BS1 | 0<br>BS0 |

Bits 31:16 BRy: Port x Reset bit y (y= 0 .. 15)

These bits are write-only and can be accessed in Word mode only.

- 0: No action on the corresponding ODRx bit
- 1: Reset the corresponding ODRx bit

Note: If both BSx and BRx are set, BSx has priority.

Bits 15:0 BSy: Port x Set bit y (y= 0 .. 15)

These bits are write-only and can be accessed in Word mode only.

- 0: No action on the corresponding ODRx bit
- 1: Set the corresponding ODRx bit

173/1128 DocID13902 Rev 15





RM0008 General-purpose and alternate-function I/Os (GPIOs and AFIOs)

### 9.2.6 Port bit reset register (GPIOx\_BRR) (x=A..G)

Address offset: 0x14 Reset value: 0x0000 0000

| 31   | 30   | 29   | 28   | 27   | 26   | 25  | 24   | 23   | 22  | 21  | 20  | 19  | 18  | 17  | 16  |
|------|------|------|------|------|------|-----|------|------|-----|-----|-----|-----|-----|-----|-----|
|      |      |      |      |      |      |     | Rese | rved |     |     |     |     |     |     |     |
| 15   | 14   | 13   | 12   | 11   | 10   | 9   | 8    | 7    | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| BR15 | BR14 | BR13 | BR12 | BR11 | BR10 | BR9 | BR8  | BR7  | BR6 | BR5 | BR4 | BR3 | BR2 | BR1 | BR0 |
| w    | w    | w    | w    | w    | w    | w   | w    | w    | w   | w   | w   | w   | w   | w   | w   |

Bits 31:16 Reserved

Bits 15:0 BRy: Port x Reset bit y (y= 0 .. 15)

These bits are write-only and can be accessed in Word mode only.

0: No action on the corresponding ODRx bit 1: Reset the corresponding ODRx bit

### 9.2.7 Port configuration lock register (GPIOx\_LCKR) (x=A..G)

This register is used to lock the configuration of the port bits when a correct write sequence is applied to bit 16 (LCKK). The value of bits [15:0] is used to lock the configuration of the GPIO. During the write sequence, the value of LCKR[15:0] must not change. When the LOCK sequence has been applied on a port bit it is no longer possible to modify the value of the port bit until the next reset.

Each lock bit freezes the corresponding 4 bits of the control register (CRL, CRH).

Address offset: 0x18
Reset value: 0x0000 0000

| 31          | 30          | 29          | 28          | 27          | 26          | 25        | 24        | 23        | 22        | 21        | 20        | 19        | 18        | 17        | 16        |
|-------------|-------------|-------------|-------------|-------------|-------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
|             |             |             |             |             |             |           | Reserved  |           |           |           |           |           |           |           | LCKK      |
|             |             |             |             |             |             | ,         | 1eserveu  |           |           |           |           |           |           |           | rw        |
|             |             |             |             |             |             |           |           |           |           |           |           |           |           |           |           |
| 15          | 14          | 13          | 12          | 11          | 10          | 9         | 8         | 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
| 15<br>LCK15 | 14<br>LCK14 | 13<br>LCK13 | 12<br>LCK12 | 11<br>LCK11 | 10<br>LCK10 | 9<br>LCK9 | 8<br>LCK8 | 7<br>LCK7 | 6<br>LCK6 | 5<br>LCK5 | 4<br>LCK4 | 3<br>LCK3 | 2<br>LCK2 | 1<br>LCK1 | 0<br>LCK0 |

577

DocID13902 Rev 15

174/1128



General-purpose and alternate-function I/Os (GPIOs and AFIOs)

RM0008

Bits 31:17 Reserved

Bit 16 LCKK[16]: Lock key

This bit can be read anytime. It can only be modified using the Lock Key Writing Sequence.

- 0: Port configuration lock key not active
- 1: Port configuration lock key active. GPIOx\_LCKR register is locked until an MCU reset occurs.

LOCK key writing sequence:

Write 1

Write 0

Write 1

Read 0

Read 1 (this read is optional but confirms that the lock is active)

Note: During the LOCK Key Writing sequence, the value of LCK[15:0] must not change. Any error in the lock sequence will abort the lock.

Bits 15:0 LCKy: Port x Lock bit y (y= 0 .. 15)

These bits are read write but can only be written when the LCKK bit is 0.

- 0: Port configuration not locked
- 1: Port configuration locked.

### 9.3 Alternate function I/O and debug configuration (AFIO)

To optimize the number of peripherals available for the 64-pin or the 100-pin or the 144-pin package, it is possible to remap some alternate functions to some other pins. This is achieved by software, by programming the AF remap and debug I/O configuration register (AFIO\_MAPR) on page 184. In this case, the alternate functions are no longer mapped to their original assignations.

### 9.3.1 Using OSC32\_IN/OSC32\_OUT pins as GPIO ports PC14/PC15

The LSE oscillator pins OSC32\_IN and OSC32\_OUT can be used as general-purpose I/O PC14 and PC15, respectively, when the LSE oscillator is off. The LSE has priority over the GP IOs function.

Note:

The PC14/PC15 GPIO functionality is lost when the 1.8 V domain is powered off (by entering standby mode) or when the backup domain is supplied by  $V_{BAT}$  ( $V_{DD}$  no more supplied). In this case the IOs are set in analog mode.

Refer to the note on IO usage restrictions in Section 5.1.2 on page 69.

### 9.3.2 Using OSC\_IN/OSC\_OUT pins as GPIO ports PD0/PD1

The HSE oscillator pins OSC\_IN/OSC\_OUT can be used as general-purpose I/O PD0/PD1 by programming the PD01\_REMAP bit in the AF remap and debug I/O configuration register (AFIO\_MAPR).

This remap is available only on 36-, 48- and 64-pin packages (PD0 and PD1 are available on 100-pin and 144-pin packages, no need for remapping).

Note:

The external interrupt/event function is not remapped. PD0 and PD1 cannot be used for external interrupt/event generation on 36-, 48- and 64-pin packages.

175/1128 DocID13902 Rev 15





RM0008

General-purpose and alternate-function I/Os (GPIOs and AFIOs)

### 9.3.3 CAN1 alternate function remapping

The CAN signals can be mapped on Port A, Port B or Port D as shown in Table 34. For port D, remapping is not possible in devices delivered in 36-, 48- and 64-pin packages.

Table 34. CAN1 alternate function remapping

| Alternate function <sup>(1)</sup> | CAN_REMAP[1:0] = ! 00" | CAN_REMAP[1:0] = !10" (2) | CAN_REMAP[1:0] =<br>! 11" <sup>(3)</sup> |
|-----------------------------------|------------------------|---------------------------|------------------------------------------|
| CAN1_RX or CAN_RX                 | PA11                   | PB8                       | PD0                                      |
| CAN1_TX or CAN_RX                 | PA12                   | PB9                       | PD1                                      |

- CAN1\_RX and CAN1\_TX in connectivity line devices; CAN\_RX and CAN\_TX in other devices with a single CAN interface.
- 2. Remap not available on 36-pin package
- 3. This remapping is available only on 100-pin and 144-pin packages, when PD0 and PD1 are not remapped on OSC-IN and OSC-OUT.

### 9.3.4 CAN2 alternate function remapping

CAN2 is available in connectivity line devices. The external signal can be remapped as shown in Chapter Table 35.

Table 35. CAN2 alternate function remapping

| Alternate function | CAN2_REMAP = ! 0" | CAN2_REMAP = !1" |
|--------------------|-------------------|------------------|
| CAN2_RX            | PB12              | PB5              |
| CAN2_TX            | PB13              | PB6              |

### 9.3.5 JTAG/SWD alternate function remapping

The debug interface signals are mapped on the GPIO ports as shown in Table 36.

Table 36. Debug interface signals

| Alternate function | GPIO port |
|--------------------|-----------|
| JTMS / SWDIO       | PA13      |
| JTCK / SWCLK       | PA14      |
| JTDI               | PA15      |
| JTDO / TRACESWO    | PB3       |
| NJTRST             | PB4       |
| TRACECK            | PE2       |
| TRACED0            | PE3       |
| TRACED1            | PE4       |
| TRACED2            | PE5       |
| TRACED3            | PE6       |

57/

DocID13902 Rev 15

176/1128



General-purpose and alternate-function I/Os (GPIOs and AFIOs)

RM0008

To optimize the number of free GPIOs during debugging, this mapping can be configured in different ways by programming the SWJ\_CFG[1:0] bits in the AF remap and debug I/O configuration register (AFIO\_MAPR). Refer to Table 37

Table 37. Debug port mapping

|                  |                                                  |                          | SWJ                      | I/O pin a      | ssigned                   |                |
|------------------|--------------------------------------------------|--------------------------|--------------------------|----------------|---------------------------|----------------|
| SWJ_CFG<br>[2:0] | Available debug ports                            | PA13 /<br>JTMS/<br>SWDIO | PA14 /<br>JTCK/S<br>WCLK | PA15 /<br>JTDI | PB3/JTDO/<br>TRACE<br>SWO | PB4/<br>NJTRST |
| 000              | Full SWJ (JTAG-DP + SW-DP)<br>(Reset state)      | Х                        | Х                        | Х              | Х                         | Х              |
| 001              | Full SWJ (JTAG-DP + SW-DP)<br>but without NJTRST | Х                        | Х                        | Х              | х                         | free           |
| 010              | JTAG-DP Disabled and<br>SW-DP Enabled            | Х                        | Х                        | free           | free <sup>(1)</sup>       | free           |
| 100              | JTAG-DP Disabled and<br>SW-DP Disabled           | free                     | free                     | free           | free                      | free           |
| Other            | Forbidden                                        |                          |                          |                |                           |                |

<sup>1.</sup> Released only if not using asynchronous trace.

### 9.3.6 ADC alternate function remapping

Refer to AF remap and debug I/O configuration register (AFIO\_MAPR).

Table 38. ADC1 external trigger injected conversion alternate function remapping<sup>(1)</sup>

| Alternate function                        | ADC1_ETRGINJ_REMAP = 0 | ADC1_ETRGINJ_REMAP = 1                                             |
|-------------------------------------------|------------------------|--------------------------------------------------------------------|
| ADC1 external trigger injected conversion |                        | ADC1 external trigger injected conversion is connected to TIM8_CH4 |

<sup>1.</sup> Remap available only for high-density and XL-density devices.

Table 39. ADC1 external trigger regular conversion alternate function remapping<sup>(1)</sup>

|                                          | i -                                                             |                                                                    |
|------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------|
| Alternate function                       | ADC1_ETRGREG_REMAP = 0                                          | ADC1_ETRGREG_REMAP = 1                                             |
| ADC1 external trigger regular conversion | ADC1 external trigger regular conversion is connected to EXTI11 | ADC1 external trigger regular conversion is connected to TIM8_TRGO |

<sup>1.</sup> Remap available only for high-density and XL-density devices.

Table 40. ADC2 external trigger injected conversion alternate function remapping<sup>(1)</sup>

| Alternate function                        | ADC2_ETRGINJ_REMAP = 0     | ADC2_ETRGINJ_REMAP = 1                                             |
|-------------------------------------------|----------------------------|--------------------------------------------------------------------|
| ADC2 external trigger injected conversion | conversion is connected to | ADC2 external trigger injected conversion is connected to TIM8_CH4 |

<sup>1.</sup> Remap available only for high-density and XL-density devices.

177/1128 DocID13902 Rev 15





RM0008

General-purpose and alternate-function I/Os (GPIOs and AFIOs)

Table 41. ADC2 external trigger regular conversion alternate function remapping<sup>(1)</sup>

| Alternate function                       | ADC2_ETRGREG_REG = 0       | ADC2_ETRGREG_REG = 1                                               |
|------------------------------------------|----------------------------|--------------------------------------------------------------------|
| ADC2 external trigger regular conversion | conversion is connected to | ADC2 external trigger regular conversion is connected to TIM8_TRGO |

<sup>1.</sup> Remap available only for high-density and XL-density devices.

### 9.3.7 Timer alternate function remapping

Timer 4 channels 1 to 4 can be remapped from Port B to Port D. Other timer remapping possibilities are listed in Table 44 to Table 46. Refer to AF remap and debug I/O configuration register (AFIO\_MAPR).

Table 42. TIM5 alternate function remapping<sup>(1)</sup>

| Alternate function | TIM5CH4_IREMAP = 0 | TIM5CH4_IREMAP = 1                                                         |
|--------------------|--------------------|----------------------------------------------------------------------------|
| TIM5_CH4           |                    | LSI internal clock is connected to TIM5_CH4 input for calibration purpose. |

<sup>1.</sup> Remap available only for high-density, XL-density and connectivity line devices.

Table 43. TIM4 alternate function remapping

|                    |                | 1 0                           |
|--------------------|----------------|-------------------------------|
| Alternate function | TIM4_REMAP = 0 | TIM4_REMAP = 1 <sup>(1)</sup> |
| TIM4_CH1           | PB6            | PD12                          |
| TIM4_CH2           | PB7            | PD13                          |
| TIM4_CH3           | PB8            | PD14                          |
| TIM4_CH4           | PB9            | PD15                          |

<sup>1.</sup> Remap available only for 100-pin and for 144-pin package.

Table 44. TIM3 alternate function remapping

| Alternate function | TIM3_REMAP[1:0] = ! 00" (no remap) | TIM3_REMAP[1:0] = !10" (partial remap) |     |
|--------------------|------------------------------------|----------------------------------------|-----|
| TIM3_CH1           | PA6                                | PB4                                    | PC6 |
| TIM3_CH2           | PA7                                | PB5                                    | PC7 |
| TIM3_CH3           | PB0                                |                                        | PC8 |
| TIM3_CH4           | PB1                                |                                        | PC9 |

<sup>1.</sup> Remap available only for 64-pin, 100-pin and 144-pin packages.

4

DocID13902 Rev 15

178/1128



General-purpose and alternate-function I/Os (GPIOs and AFIOs)

RM0008

Table 45. TIM2 alternate function remapping

| Alternate function          | TIM2_REMAP[1:<br>0] = ! 00" (no<br>remap) | TIM2_REMAP[1:<br>0] = ! 01" (partial<br>remap) | TIM2_REMAP[1:<br>0] =! 10" (partial<br>remap) <sup>(1)</sup> | TIM2_REMAP[1:<br>0] = ! 11" (full<br>remap) <sup>(1)</sup> |
|-----------------------------|-------------------------------------------|------------------------------------------------|--------------------------------------------------------------|------------------------------------------------------------|
| TIM2_CH1_ETR <sup>(2)</sup> | PA0                                       | PA15                                           | PA0                                                          | PA15                                                       |
| TIM2_CH2                    | PA1                                       | PB3                                            | PA1                                                          | PB3                                                        |
| TIM2_CH3                    | PA2                                       |                                                | PB                                                           | 310                                                        |
| TIM2_CH4                    | PA3                                       |                                                | PE                                                           | 311                                                        |

- 1. Remap not available on 36-pin package.
- 2. TIM\_CH1 and TIM\_ETR share the same pin but cannot be used at the same time (which is why we have this notation: TIM2\_CH1\_ETR).

Table 46. TIM1 alternate function remapping

| rable for time anomale random comapping |                                    |                                        |                                          |
|-----------------------------------------|------------------------------------|----------------------------------------|------------------------------------------|
| Alternate functions mapping             | TIM1_REMAP[1:0] = ! 00" (no remap) | TIM1_REMAP[1:0] = !01" (partial remap) | TIM1_REMAP[1:0] = ! 11" (full remap) (1) |
| TIM1_ETR                                | PA                                 | 12                                     | PE7                                      |
| TIM1_CH1                                | P                                  | 48                                     | PE9                                      |
| TIM1_CH2                                | P                                  | PA9                                    |                                          |
| TIM1_CH3                                | PA10                               |                                        | PE13                                     |
| TIM1_CH4                                | PA                                 | PA11                                   |                                          |
| TIM1_BKIN                               | PB12 <sup>(2)</sup>                | PA6                                    | PE15                                     |
| TIM1_CH1N                               | PB13                               | PA7                                    | PE8                                      |
| TIM1_CH2N                               | PB14 <sup>(2)</sup>                | PB0                                    | PE10                                     |
| TIM1_CH3N                               | PB15 <sup>(2)</sup>                | PB1                                    | PE12                                     |

- 1. Remap available only for 100-pin and 144-pin packages.
- 2. Remap not available on 36-pin package.

### Table 47. TIM9 remapping<sup>(1)</sup>

| Alternate function | TIM9_REMAP = 0 | TIM9_REMAP = 1 |
|--------------------|----------------|----------------|
| TIM9_CH1           | PA2            | PE5            |
| TIM9_CH2           | PA3            | PE6            |

Refer to the AF remap and debug I/O configuration register Section 9.4.7: AF remap and debug I/O configuration register2 (AFIO\_MAPR2).

### Table 48. TIM10 remapping<sup>(1)</sup>

| Alternate function | TIM10_REMAP = 0 | TIM10_REMAP = 1 |
|--------------------|-----------------|-----------------|
| TIM10_CH1          | PB8             | PF6             |

Refer to the AF remap and debug I/O configuration register Section 9.4.7: AF remap and debug I/O configuration register2 (AFIO\_MAPR2).

179/1128 DocID13902 Rev 15





RM0008

General-purpose and alternate-function I/Os (GPIOs and AFIOs)

### Table 49. TIM11 remapping<sup>(1)</sup>

| Alternate function | TIM11_REMAP = 0 | TIM11_REMAP = 1 |
|--------------------|-----------------|-----------------|
| TIM11_CH1          | PB9             | PF7             |

Refer to the AF remap and debug I/O configuration register Section 9.4.7: AF remap and debug I/O configuration register2 (AFIO\_MAPR2).

### Table 50. TIM13 remapping<sup>(1)</sup>

|                    | 11 0            |                 |
|--------------------|-----------------|-----------------|
| Alternate function | TIM13_REMAP = 0 | TIM13_REMAP = 1 |
| TIM13_CH1          | PA6             | PF8             |

Refer to the AF remap and debug I/O configuration registerSection 9.4.7: AF remap and debug I/O configuration register2 (AFIO MAPR2).

### Table 51. TIM14 remapping<sup>(1)</sup>

| Alternate function | TIM14_REMAP = 0 | TIM14_REMAP = 1 |
|--------------------|-----------------|-----------------|
| TIM14_CH1          | PA7             | PF9             |

Refer to the AF remap and debug I/O configuration register Section 9.4.7: AF remap and debug I/O configuration register2 (AFIO\_MAPR2).

### 9.3.8 USART alternate function remapping

Refer to AF remap and debug I/O configuration register (AFIO\_MAPR).

### Table 52. USART3 remapping

| Alternate function | USART3_REMAP[1:0]<br>=!00" (no remap) | USART3_REMAP[1:0] = !01" (partial remap) (1) | USART3_REMAP[1:0]<br>= ! 11" (full remap) (2) |  |  |  |  |
|--------------------|---------------------------------------|----------------------------------------------|-----------------------------------------------|--|--|--|--|
| USART3_TX          | PB10                                  | PC10                                         | PD8                                           |  |  |  |  |
| USART3_RX          | PB11                                  | PC11                                         | PD9                                           |  |  |  |  |
| USART3_CK          | PB12                                  | PC12                                         | PD10                                          |  |  |  |  |
| USART3_CTS         | Р                                     | B13                                          | PD11                                          |  |  |  |  |
| USART3_RTS         | Р                                     | B14                                          | PD12                                          |  |  |  |  |

<sup>1.</sup> Remap available only for 64-pin, 100-pin and 144-pin packages

### Table 53. USART2 remapping

| Alternate functions | USART2_REMAP = 0 | USART2_REMAP = 1 <sup>(1)</sup> |
|---------------------|------------------|---------------------------------|
| USART2_CTS          | PA0              | PD3                             |
| USART2_RTS          | PA1              | PD4                             |
| USART2_TX           | PA2              | PD5                             |
| USART2_RX           | PA3              | PD6                             |
| USART2_CK           | PA4              | PD7                             |

<sup>1.</sup> Remap available only for 100-pin and 144-pin packages.

47/

DocID13902 Rev 15

180/1128

Technische Berufsschule Zürich

Seite 37 (41)

Version: 1722.00

geändert: 31.05.17 / E. Malacarne

<sup>2.</sup> Remap available only for 100-pin and 144-pin packages.



General-purpose and alternate-function I/Os (GPIOs and AFIOs)

RM0008

Table 54. USART1 remapping

| Alternate function | USART1_REMAP = 0 | USART1_REMAP = 1 |
|--------------------|------------------|------------------|
| USART1_TX          | PA9              | PB6              |
| USART1_RX          | PA10             | PB7              |

### 9.3.9 I2C1 alternate function remapping

Refer to AF remap and debug I/O configuration register (AFIO\_MAPR)

Table 55. I2C1 remapping

| Alternate function | I2C1_REMAP = 0 | I2C1_REMAP = 1 <sup>(1)</sup> |
|--------------------|----------------|-------------------------------|
| I2C1_SCL           | PB6            | PB8                           |
| I2C1_SDA           | PB7            | PB9                           |

<sup>1.</sup> Remap not available on 36-pin package.

### 9.3.10 SPI1 alternate function remapping

Refer to AF remap and debug I/O configuration register (AFIO\_MAPR)

Table 56. SPI1 remapping

| Alternate function | SPI1_REMAP = 0 | SPI1_REMAP = 1 |
|--------------------|----------------|----------------|
| SPI1_NSS           | PA4            | PA15           |
| SPI1_SCK           | PA5            | PB3            |
| SPI1_MISO          | PA6            | PB4            |
| SPI1_MOSI          | PA7            | PB5            |

### 9.3.11 SPI3/I2S3 alternate function remapping

Refer to AF remap and debug I/O configuration register (AFIO\_MAPR). This remap is available only in connectivity line devices.

Table 57. SPI3/I2S3 remapping

| Alternate function  | SPI3_REMAP = 0 | SPI3_REMAP = 1 |
|---------------------|----------------|----------------|
| SPI3_NSS / I2S3_WS  | PA15           | PA4            |
| SPI3_SCK / I2S3_CK  | PB3            | PC10           |
| SPI3_MISO           | PB4            | PC11           |
| SPI3_MOSI / I2S3_SD | PB5            | PC12           |

### 9.3.12 Ethernet alternate function remapping

Refer to AF remap and debug I/O configuration register (AFIO\_MAPR). Ethernet is available only in connectivity line devices.

181/1128 DocID13902 Rev 15





RM0008

General-purpose and alternate-function I/Os (GPIOs and AFIOs)

Table 58. ETH remapping

| Alternate function | ETH_REMAP = 0 | ETH_REMAP = 1 |
|--------------------|---------------|---------------|
| RX_DV-CRS_DV       | PA7           | PD8           |
| RXD0               | PC4           | PD9           |
| RXD1               | PC5           | PD10          |
| RXD2               | PB0           | PD11          |
| RXD3               | PB1           | PD12          |

577

DocID13902 Rev 15

182/1128



RM0008

General-purpose and alternate-function I/Os (GPIOs and AFIOs)

### 9.5 GPIO and AFIO register maps

Refer to Table 3 on page 51 for the register boundary addresses. The following tables give the GPIO and AFIO register map and the reset values.

Table 59. GPIO register map and reset values

|        |             |                                                         |            |                  | ٠             |    | <u> </u>                       | <u> </u> |         |                                         | <u> </u> | •••            |    |    | <u> ۲</u>      | anu                 |          |    | <u> </u>                     | uit           |    | _              |   |                |     |                    |   |                 |                 |                    |                    |
|--------|-------------|---------------------------------------------------------|------------|------------------|---------------|----|--------------------------------|----------|---------|-----------------------------------------|----------|----------------|----|----|----------------|---------------------|----------|----|------------------------------|---------------|----|----------------|---|----------------|-----|--------------------|---|-----------------|-----------------|--------------------|--------------------|
| Offset | Register    | 31                                                      | 30         | 28               | 27            | 26 | <b>C7</b>                      | 24       | 23      | 22                                      | 21       | 20             | 19 | 18 | 17             | 16                  | 15       | 14 | 13                           | 12            | 11 | 10             | 6 | 8              | 7   | 9                  | 2 | 4               | င               | .7 +               | 0                  |
| 0x00   | GPIOx_CRL   | CN<br>F7<br>[1:0                                        | 7          | ODE<br>7<br>1:0] | C<br>F<br>[1: | 6  | MODE CN<br>6 F5<br>[1:0] [1:0] |          | 5       | MO<br>5<br>[1:                          | 5        | CN<br>2<br>[1: | 1  |    | DE<br>4<br>:0] | C<br>F<br>[1:       | 3        |    | DE<br>3<br>:0]               | CI<br>:<br>[1 | 2  | MC<br>2<br>[1  | 2 | C<br>F<br>[1:  | 1   | M(<br>E<br>[1      | 1 | 0<br>[1:0       |                 | МОD<br>E0<br>[1:0] |                    |
|        | Reset value | 0                                                       | 1 0        | 0                | 0             | 1  | 0                              | 0        | 0       | 1                                       | 0        | 0              | 0  | 1  | 0              | 0                   | 0        | 1  | 0                            | 0             | 0  | 1              | 0 | 0              | 0   | 1                  | 0 | 0               | 0               | 1 (                | 0                  |
| 0x04   | GPIOx_CRH   | CN MODE F MODE<br>F 15 14 14<br>[1:0] [1:0] [1:0] [1:0] |            |                  |               |    |                                | 4        | F<br>13 | CN MODE CN<br>F 13 12<br>13 [1:0] [1:0] |          |                |    |    |                | MODE<br>12<br>[1:0] |          |    | CN MOI<br>F 11<br>[1:0] [1:0 |               | 1  | NF<br>0<br>:0] |   | DE<br>0<br>:0] |     | N<br>=<br>9<br>:0] | E | OD<br>:9<br>:0] | CN<br>8<br>[1:0 |                    | MOD<br>E8<br>[1:0] |
|        | Reset value | 0                                                       | 1 0        | 0                | 0             | 1  | 0                              | 0        | 0       | 1                                       | 0        | 0              | 0  | 1  | 0              | 0                   | 0        | 1  | 0                            | 0             | 0  | 1              | 0 | 0              | 0   | 1                  | 0 | 0               | 0               | 1 (                | 0                  |
| 0x08   | GPIOx_IDR   |                                                         |            | •                | •             |    | F                              | Rese     | erve    | d                                       |          |                |    |    | <u> </u>       | •                   | IDRy     |    |                              |               |    |                |   |                |     |                    |   |                 |                 |                    |                    |
|        | Reset value |                                                         |            |                  |               |    |                                |          |         |                                         |          |                |    |    |                |                     | 0        | 0  | 0                            | 0             | 0  | 0              | ٥ | 0              | 0   | 0                  | 0 | 0               | 0               | 0 (                | 0                  |
| 0x0C   | GPIOx_ODR   |                                                         |            |                  |               |    | F                              | Rese     | erve    | d                                       |          |                |    |    |                |                     | ODRy     |    |                              |               |    |                |   |                |     |                    |   |                 |                 |                    |                    |
|        | Reset value |                                                         |            |                  |               |    |                                |          |         |                                         |          |                |    |    |                |                     |          |    |                              |               |    |                |   |                |     |                    |   | 0               |                 |                    |                    |
| 0x10   | GPIOx_BSRR  |                                                         |            |                  |               |    |                                | BR[      | 15:0    | ]                                       |          |                |    |    |                |                     |          |    |                              |               |    |                | E | BSR[           | 15: | 0]                 |   |                 |                 |                    |                    |
|        | Reset value | 0                                                       | 0 0        | 0                | 0             | 0  | 0                              | 0        | 0       | 0                                       | 0        | 0              | 0  | 0  | 0              | 0                   | 0        | 0  | 0                            | 0             | 0  | 0              | 0 | 0              | 0   | 0                  | 0 | 0               | 0               | 0 (                | 0                  |
| 0x14   | GPIOx_BRR   |                                                         | Reserved   |                  |               |    |                                |          |         |                                         |          |                |    |    |                |                     | BR[15:0] |    |                              |               |    |                |   |                |     |                    |   |                 |                 |                    |                    |
|        | Reset value |                                                         |            |                  |               |    |                                |          |         |                                         |          |                |    |    |                |                     |          |    |                              |               |    |                |   |                |     |                    |   |                 |                 |                    |                    |
| 0x18   | GPIOx_LCKR  |                                                         | Reserved S |                  |               |    |                                |          |         |                                         |          |                |    |    | LCKK           | LCK[15:0]           |          |    |                              |               |    |                |   |                |     |                    |   |                 |                 |                    |                    |
|        | Reset value |                                                         |            |                  |               |    |                                |          |         |                                         |          |                |    |    |                | 0                   | 0        | 0  | 0                            | 0             | 0  | 0              | 0 | 0              | 0   | 0                  | 0 | 0               | 0               | 0 (                | 0                  |

Table 60. AFIO register map and reset values



577

DocID13902 Rev 15

194/1128



General-purpose and alternate-function I/Os (GPIOs and AFIOs)

RM0008

|        | Table 60. AFIO register map and reset values (continued) |                   |               |    |    |          |    |    |     |                |            |             |      |          |    |          |                  |              |               |               |               |                 |                        |                   |                |                        |                |                   |                 |                |                |              |              |  |
|--------|----------------------------------------------------------|-------------------|---------------|----|----|----------|----|----|-----|----------------|------------|-------------|------|----------|----|----------|------------------|--------------|---------------|---------------|---------------|-----------------|------------------------|-------------------|----------------|------------------------|----------------|-------------------|-----------------|----------------|----------------|--------------|--------------|--|
| Offset | Register                                                 | 31                | 30            | 29 | 28 | 27       | 26 | 25 | 24  | 23             | 22         | 21          | 20   | 19       | 18 | 17       | 16               | 15           | 14            | 13            | 12            | 11              | 10                     | 6                 | 8              | 7                      | 9              | 5                 | 4               | 3              | 2              | 1            | 0            |  |
| 0x04   | AFIO_MAPR connectivity line devices                      | Reserved          | PTP_PPS_REMAP | É  | ,  | Reserved |    |    |     | O MII_RMII_SEL | CAN2_REMAP | a ETH_REMAP | -    | Reserved |    |          | d TIM5CH4_IREMAP | O PD01_REMAP | CAN1_REMAP[1] | CAN1_REMAP[0] | d TIM4_REMPAP | TIM3_REMPAP[1]  | d TIM3_REMPAP[0]       | TIM2_REMPAP[1]    | TIM2_REMPAP[0] | TIM1_REMPAP[1]         | TIM1_REMPAP[0] | OSART3_REMAP[1]   | USART3_REMAP[0] | O USART2_REMAP | o USART1_REMAP | a I2C1_REMAP | G SPI1_REMAP |  |
| 0x04   | AFIO_MAPR                                                | Reserved CFG[2:0] |               |    |    |          |    |    |     |                |            | Re          | eser | ved      |    |          | ٩b               | PD01_REMAP   | Reserved      |               | TIM4_REMAP    | TIM3 REMAP[1:0] |                        | TIM2 RFMAP[1:0]   | <u> </u>       | TIM1 REMAP[1:0]        | _              | USART3 REMAP[1:0] |                 |                | یه             | I2C1_REMAP   | SPI1_REMAP   |  |
|        | Reset value                                              | l                 |               |    |    |          | 0  | 0  | 0   |                |            |             |      |          |    |          | 0                | 0            | EXTI3[3:0]    |               |               |                 | 0<br>VTI               | 0                 |                | 0                      | 0              | 0                 | 0               | 0              | 0              | _            | 0            |  |
| 0x08   | AFIO_EXTICR1  Reset value                                |                   |               |    |    |          |    | F  | Res | erve           | d          |             |      |          |    |          |                  |              |               |               |               |                 |                        | 2[3:              |                |                        |                | 1[3:              |                 | EXTI0[3:0]     |                |              | -            |  |
|        |                                                          |                   |               |    |    |          |    |    |     |                |            |             |      |          |    |          |                  |              |               |               |               |                 | EXTI6[3:0] EXTI5[3:    |                   |                |                        |                |                   |                 | +              |                |              |              |  |
| 0x0C   | AFIO_EXTICR2  Reset value                                |                   |               |    |    |          |    | F  | Res | erve           | d          |             |      |          |    |          |                  |              |               |               |               |                 |                        |                   |                |                        |                |                   |                 |                |                |              |              |  |
|        | AFIO_EXTICR3                                             |                   |               |    |    |          |    |    |     |                |            |             |      |          |    |          |                  | + + + + + +  |               |               |               |                 | 0 0 0 0<br>EXTI10[3:0] |                   |                |                        | 0 0 0 0        |                   |                 |                | VT             | 0            | _            |  |
| 0x10   | Reset value                                              |                   |               |    |    |          |    | F  | Res | erve           | d          |             |      |          |    |          |                  |              |               |               |               |                 |                        |                   | EXTI9[3:0]     |                        |                | oj                |                 |                |                | u]           |              |  |
|        | AFIO EXTICR4                                             |                   |               |    |    |          |    |    |     |                |            |             |      |          |    |          |                  | ⊢            | _             |               | 0             | Н               | _                      | 0<br>4[3          |                | 0 0 0 0<br>EXTI13[3:0] |                |                   |                 | 0              | TI<br>XTI      | 0            | .01          |  |
| 0x14   | Reset value                                              |                   |               |    |    |          |    | F  | Res | erve           | d          |             |      |          |    |          |                  |              |               |               |               |                 |                        | -+ <sub>[</sub> 3 | .0]            | -                      | 10             | ı olo             | .0]             | Ļ              | T 0            | 12[3<br>1 0  | .uj          |  |
| 0x1C   | AFIO_MAPR2                                               |                   | Reserved      |    |    |          |    |    |     |                |            |             |      |          |    | <u> </u> | Į°.              | 0            |               | Ľ             | PSMC_NADV     | TIM14_REMAP     | d TIM13_REMAP          | d TIM11_REMAP     | _              | TIM9_REMAP             |                | Re                | eser            | _              |                |              |              |  |
| 0x1C   | AFIO_MAPR2                                               |                   | Reserved      |    |    |          |    |    |     |                |            |             |      |          |    |          |                  |              | TIM12_REMA    | _<br>         |               | G TIM14_REMAP   | G TIM13_REMAP          | -                 | Res            | i.                     | ΔIL            |                   | c TIM17_REMAP   |                | c TIM15_REMAP  |              |              |  |

Refer to Table 3 on page 51 for the register boundary addresses.

195/1128 DocID13902 Rev 15

