| Revision History |                  |                |  |  |
|------------------|------------------|----------------|--|--|
| Level            | Date Description |                |  |  |
| Rev A            | 28-Oct-2020      | Initial Design |  |  |
|                  |                  |                |  |  |
|                  |                  |                |  |  |

## Catena 4802 PCB Layout Fabrication Drawing



Title: Catena 4802 Shield PCB Layout Fabrication Drawing

Date: 28-Oct-2020

Drawing number: 234001301

Rev - A



Stackup:

| Thickness | Thickness<br>(mm) | Layer         | Tolerance | Tolerance (mm) |
|-----------|-------------------|---------------|-----------|----------------|
| 1 mil     | .025              | Solder Mask   | ±0.25mil  | ±0.01          |
| 1.5 mil   | .04               | 1 oz copper   | +0.5mil   | ±0.02          |
| 13 mil    | .33               | FR4 Prepreg   |           |                |
| 0.7 mil   | .02               | 0.5 oz copper |           |                |
| 28 mil    | .7                | FR4 Core      |           |                |
| 0.7 mil   | .02               | 0.5 oz copper |           |                |
| 13 mil    | .33               | FR4 Prepreg   |           |                |
| 1.5 mil   | .04               | 1 oz copper   | +0.5mil   | ±0.02          |
| 1 mil     | .025              | Solder Mask   | ±0.25mil  | ±0.01          |

PCB Substrate dielectric constant of 3.95 @ 1GHz

## 4-Layer PCB Stackup Model

Note: All the Measurements in mils

Rev - A





## **Components Assembly Top**



Date: 28-Oct-2020

Drawing number: 234001301

Rev - A



Components Assembly Bottom





Top Layer





**Ground Layer** 



**Title:** Catena 4802 PCB Layout Fabrication Drawing - Ground Layer



Power Layer



**Title:** Catena 4802 PCB Layout Fabrication Drawing - Power Layer



## **Bottom Layer**





**Board Dimension** 

