# **Vivado Design Suite Tutorial**

# Creating and Packaging Custom IP

UG1119 (v2015.1) April 1, 2015





# **Revision History**

The following table shows the revision history for this document.

| Date       | Version | Changes                                            |
|------------|---------|----------------------------------------------------|
| 04/01/2015 | 2015.1  | Initial Release for 2015.1 Validated with Release. |
|            |         | Added Lab #2.                                      |





# **Table of Contents**

| Revision History                                 | 2  |
|--------------------------------------------------|----|
| Introduction to Creating and Packaging Custom IP | ,  |
| Tutorial Introduction                            |    |
|                                                  |    |
| Software Requirements                            |    |
| Tutorial Design Description                      |    |
| Locating Tutorial Design Files                   | 5  |
| Lab 1: Packaging a Project                       | θ  |
| Introduction                                     | 6  |
| Step 1: Open the Vivado Project                  | 6  |
| Step 2: Preparing Design Constraints             |    |
| Step 3: Package the IP                           | 14 |
| Step 4: Validate the New IP                      | 23 |
| Conclusion                                       | 29 |
| Lab 2: Packaging a Specified Directory           | 30 |
| Introduction                                     |    |
| Step 1: Examine the IP Directory                 |    |
| Step 2: Create a New Vivado Project              |    |
| Step 3: Package the IP Directory                 | 34 |
| Step 4: Examine and Update the Packaged IP       | 36 |
| Step 5: Validate the Custom IP                   | 40 |
| Conclusion                                       | 43 |
| Legal Notices                                    | 44 |
| Please Read: Important Legal Notices             |    |



# Introduction to Creating and Packaging Custom IP

### **Tutorial Introduction**

This tutorial takes you through the required steps to create and package a custom IP in the Vivado® Design Suite IP packager tool.

The Vivado® Design Suite provides an IP-centric design flow that helps you quickly turn designs and algorithms into reusable IP. As shown in the following figure, the Vivado IP catalog is a unified IP repository that provides the framework for the IP-centric design flow. This catalog consolidates IP from all sources including Xilinx® IP, IP obtained from third parties, and end-user designs targeted for reuse as IP into a single environment.



Figure 1: Vivado Design Suite IP Design Flow



The Vivado IP packager tool is a unique design reuse feature based on the IP-XACT standard. The IP packager tool provides any Vivado user the ability to package a design at any stage of the design flow and deploy the core as system-level IP.



**VIDEO:** You can also learn more about the creating and using IP cores in Vivado Design Suite by viewing the quick take videos: <u>Configuring and Managing Custom IP</u> and <u>Customizing and Instantiating IP</u>.

**TRAINING:** Xilinx provides training courses that can help you learn more about the concepts presented in this document. Use these links to explore related courses:

- <u>Essentials of FPGA Design</u>
  - Embedded Systems Software

# **Software Requirements**

See the *Vivado Design Suite User Guide: Release Notes, Installation, and Licensing* (<u>UG973</u>) for a complete list and description of the system and software requirements.

## **Tutorial Design Description**

The small sample design used in this tutorial has a set of RTL design sources consisting of Verilog files, along with a PDF that describes how to add a document file to your IP.

# **Locating Tutorial Design Files**

- 1. Download the zip file from the Xilinx website.
- 2. Extract the zip file contents into any write-accessible location.





## Lab 1: Packaging a Project

#### Introduction

In this lab, you define a new custom IP from an existing Vivado project, using the Create and Package IP wizard.

You start with an existing design project in the Vivado IDE, define identification information for the new IP, add documentation to support its use, and add the IP to the IP Catalog.

After packaging, you verify the new IP through synthesis in a separate design project.

The lab project contains Verilog source files for a simple UART interface.

# **Step 1: Open the Vivado Project**

- 1. Launch Vivado.
  - On Linux:
    - o Change to the directory where the lab materials are stored: cd <Extract Dir>/lab 1
    - Launch the Vivado IDE: vivado
  - On Windows:
    - Launch the Vivado Design Suite IDE:
      - Start > All Programs > Xilinx Design Tools > Vivado 2015.1 > Vivado 2015.1<sup>1</sup>

Or

click the Vivado 2015.1 desktop icon to start the Vivado IDE.

The Vivado IDE Getting Started page displays with links to open or create projects, and to view documentation. For either Windows or Linux, continue the lab from this point.

- 2. Click Open Project, and browse to: <Extract\_Dir>/lab\_1/my\_simple\_uart
- 3. Select the my simple uart.xpr project and click **OK**.

The design loads, and you see the Vivado IDE in the default layout view, with the Project Summary information as shown in the figure below.

<sup>&</sup>lt;sup>1</sup> Your Vivado Design Suite installation might have a different name on the Start menu.







**Figure 2: Project Default View Layout** 

# **Step 2: Preparing Design Constraints**

The existing design includes timing constraints defined in an XDC file (uart\_top.xdc). These constraints were defined for the UART design as a standalone design. However, when packaged as an IP, the design inherits some of the needed constraints from the parent design. In this case, you must modify the XDC file to separate constraints the IP requires when used in the context of a parent design, and the constraints the IP requires when used out-of-context (OOC) in a standalone capacity. This requires splitting the current XDC file.

You should prepare the design constraints prior to packaging the design for inclusion in the IP catalog; however, you can also perform these steps after packaging the IP.



**IMPORTANT:** The Vivado tools create a synthesized design checkpoint (DCP) as part of the default Out-of-Context (OOC) design flow for IP packaging and use..

To ensure that the packaged IP functions properly in the default Out-of-Context (OOC) design flow, the IP packaging must include a standalone XDC file to define all external clocking information for the IP.



Vivado synthesis uses the standalone XDC file in the OOC synthesis run to constrain the IP to the recommended clock frequency.

When used in the context of a top-level design, the parent XDC file provides the clock constraints and the standalone OOC XDC file is not needed.

For more information on the Out-Of-Context (OOC) design flow, and the use of the DCP file, see the *Vivado Design Suite User Guide: Designing with IP* (UG896).



**TIP:** Depending on the function and use of the packaged IP, the design constraints may also have to be adjusted to ensure proper scoping. For more information, refer to Constraints Scoping in the Vivado Design Suite User Guide: Using Constraints (<u>UG903</u>).

#### Analyze the Current Constraints Files

1. Open the target XDC file (uart\_top.xdc) listed under the Constraints folder in the Hierarchy pane of the Sources window.

```
∑ Project Summary × 🔡 uart_top.xdc * ×
C:/Data/ug939-design-files/lab_3/my_simple_uart/my_simple_uart.srcs/constrs_1/imports/constrs/uart_top.xdc
   1 create clock -period 5.000 [get ports rx clk]
   2 create_clock -period 6.000 [get_ports tx_clk]
3
   4 set_multicycle_path -from [get_cells "uart_rx_i0/uart rx ctl i0/*" \
   5 -filter {IS_SEQUENTIAL}] -to [get_cells "uart_rx_i0/uart_rx_ctl_i0/*" \
6 -filter {IS_SEQUENTIAL}] 108
   7 set multicycle path -from [get cells "uart rx i0/uart rx ctl i0/*" \
   8 -filter {IS_SEQUENTIAL}] -to [get cells "uart rx i0/uart rx ctl i0/*" \
X
       -filter {IS_SEQUENTIAL}] -hold 107
11 set_multicycle_path -from [get_cells "uart_tx_i0/uart_tx_ctl_i0/*" \
2  -filter {IS_SEQUENTIAL}] -to [get_cells "uart_tx_i0/uart_tx_ctl_i0/*" \
       -filter {IS_SEQUENTIAL}] 90
14 set multicycle path -from [get_cells "uart_tx_i0/uart_tx_ctl_i0/*" \
       -filter {IS_SEQUENTIAL}] -to [get_cells "uart_tx_i0/uart_tx_ctl_i0/*" \
0
       -filter {IS_SEQUENTIAL}] -hold 89
18 set_max_delay -from [get_cells uart_rx_i0/meta_harden_rxd_i0/signal_meta_reg] \
        -to [get_cells uart_rx_i0/meta_harden_rxd_i0/signal_dst_reg] \
       [get property PERIOD [get clocks -of_objects [get ports rx_clk]]]
```

Figure 3: File Contents of uart\_top.xdc

There are two items to take note of in the XDC file, as seen in Figure 3, above.

- create clock constraints (Lines 1 and 2)
- set max delay constraint relying on the clock object period value (line 18).



**Note:** The line numbers referenced in Figure 2 might differ from the line numbers in your XDC file because the constraints have been edited for easier viewing in this tutorial.

2. Examine all create clock constraints prior to packaging the new IP definition.

If the created clock is internal to the IP (GT), or if the IP contains an input buffer (IBUF), the create clock constraint should stay in the IP XDC file because it is needed to define local clocks.

Move clocks that are not internal, or local, to the IP from the IP XDC file to an OOC XDC file, because they are provided by the parent design.

For this example, you move the <code>create\_clock</code> constraints on line 1 and 2 from the design XDC file to an OOC XDC file. When a user instantiates the IP you are packaging, from the IP catalog into a design, the IP inherits the clock definitions from the parent design.

The set\_max\_delay constraint is also noteworthy in that it has a dependency on the PERIOD property of defined clocks, (get\_clocks -of\_objects). This dependency is affected by the order of processing of the constraints of the IP and top-level design.

By default, when IP customizations are instantiated into a design, the Vivado IDE processes the XDC files of an IP before the XDC files of the top-level design. This is known as EARLY processing, and is defined by the PROCESSING ORDER property on the XDC file.

By default, the XDC files of the top-level design are marked for NORMAL processing. This means that the processing of XDC files for IP constraints happens before the top-level design constraints created by the user. However, in the case of the set\_max\_delay constraint, the dependency on the clock PERIOD will cause errors in processing the IP constraints early and defining the clock later.

3. To resolve this issue, you mark the XDC files of the UART IP for LATE processing.



**TIP:** Xilinx delivered IP with  $\_clock$  appended to the XDC filename are all marked for LATE processing.

### Create an Out-Of-Context (OOC) XDC file

From the Flow Navigator, or from the File menu, select Add Sources, or select the Add Sources button.

The Add Sources dialog box opens.

- 2. Select Add or Create Constraints, and click Next.
- 3. In the Add or Create Constraints pane, click the **Add an Existing or reate File** button.



- 4. In the Create Constraints File dialog box, fill in the constraints file information, as shown in the following figure.
  - File type: XDC
  - File name: uart top ooc.xdc
  - File location: <Local to Project>
- 5. Click **OK**.



Figure 4: Create Constraints File Dialog Box



**TIP:** For Xilinx delivered IPs, the Out-of-Context XDC file has \_ooc appended to the filename. However, the USED\_IN property of the file determines if it is an OOC XDC file, not the filename..

6. Click **Finish** to complete the Add Sources dialog box.

The Vivado tools create a new XDC file in the project and displays the file under the Constraints section in the Hierarchy pane of the Sources window.

You now move the <code>create\_clock</code> constraints from the XDC file of the original design (uart\_top.xdc) into the OOC XDC file (uart\_top\_ooc.xdc).

- 7. In the Sources window, open the new OOC XDC file (uart\_top\_ooc.xdc) by double-clicking the file. The file is empty.
- 8. Cut and paste the create\_clock constraints, from lines 1 and 2 of the IP XDC file (uart top.xdc) into the empty OOC XDC file.

The OOC XDC file contains only the two create clock constraints.



```
Project Summary X uart_top.xdc x uart_top_ooc.xdc x

C:/Projects/my_simple_uart/my_simple_uart.srcs/constrs_1/new/uart_top_ooc.xdc

1 create_clock -period 5.000 [get_ports rx_clk]

2 create_clock -period 6.000 [get_ports tx_clk]

X

X
```

Figure 5: OOC XDC

- 9. Select the **Save File** button, , to save the updated contents of the OOC XDC file.
- 10. Check to be sure that the create\_clock commands are removed from the IP XDC file (uart top.xdc), and save the file.

As previously mentioned, the <code>create\_clock</code> constraints are no longer needed because the clocks are defined by the parent design. The IP XDC file should now only contain the constraints as shown in the following figure. The OOC XDC file defines the clocks needed for standalone processing.

```
∑ Project Summary x 🔡 uart_top.xdc x 🖺 uart_top_ooc.xdc x
C:/Data/ug939-design-files/lab_3/my_simple_uart/my_simple_uart.srcs/constrs_1/imports/constrs/uart_top.xdc
    1 set_multicycle_path -from [get_cells "uart_rx_i0/uart_rx_ctl_i0/*"
-filter {IS_SEQUENTIAL}] -to [get_cells "uart_rx_i0/uart_rx_ctl_i0/*" \
       -filter {IS_SEQUENTIAL}] 108
   4 set_multicycle_path -from [get_cells "uart_rx_i0/uart_rx_ct1_i0/*" \
        -filter {IS_SEQUENTIAL}] -to [get cells "uart rx i0/uart rx ctl i0/*" \
-filter {IS_SEQUENTIAL}] -hold 107
×
   8 set multicycle path -from [get cells "uart tx i0/uart tx ctl i0/*" \
   9 -filter {IS_SEQUENTIAL}] -to [get_cells "uart_tx_i0/uart_tx_ctl_i0/*" \
//
   10 -filter {IS_SEQUENTIAL}] 90
   11 set multicycle path -from [get cells "uart tx i0/uart tx ctl i0/*" \
       -filter {IS_SEQUENTIAL}] -to [get_cells "uart_tx_i0/uart_tx_ctl_i0/*" \
        -filter {IS_SEQUENTIAL}] -hold 89
æ.
   14
æ
   15 set_max_delay -from [get_cells uart_rx_i0/meta_harden_rxd_i0/signal_meta_reg] \
       -to [get cells uart_rx_i0/meta_harden_rxd_i0/signal_dst_reg] \
V
   17
        [get property PERIOD [get clocks -of_objects [get ports rx_clk]]]
(P
4
```

Figure 6: Updated uart\_top.xdc

11. Close the two open XDC files.

With the OOC and IP XDC files defined, you must set the <code>USED\_IN</code> and <code>PROCESSING\_ORDER</code> properties on the XDC files so that the Vivado Design Suite correctly processes the constraint files for the IP.



- 12. In the Hierarchy pane of the Sources window, select the OOC XDC file (uart\_top\_ooc.xdc) listed under the Constraints section.
- 13. Right-click the file, and select **Source File Properties** from the right-click menu.
- 14. From the Source File Properties window, scroll down and select the **USED\_IN** property value to open the **Make Selection** dialog box.
- 15. Select **out\_of\_context** in the unused values and select the **Move right** button, to add the value to the USED IN property.



Figure 7: Make Selection dialog

16. *Optional*: You can optionally adjust the USED\_IN property in the Tcl console. To set the USED\_IN property of the OOC XDC file to include the "out\_of\_context" using the following Tcl command:

```
set_property USED_IN {synthesis implementation out_of_context} \
[get files uart top ooc.xdc]
```

When the USED\_IN property includes the out\_of\_context setting, the XDC file is only used for synthesis or implementation in Out-of-Context runs (-mode out of context).



**IMPORTANT:** The USED\_IN property for an OOC XDC file should be {synthesis implementation out\_of\_context}. If it is just out\_of\_context, it is not used during synthesis or implementation.



#### Setting the Processing Order for the IP XDC

- 1. In the Hierarchy pane of the Sources window, select the IP XDC file (uart\_top.xdc) listed under the Constraints section.
- 2. Right-click the file, and select **Source File Properties** from the right-click menu.
- 3. From the Source File Properties window, scroll down and change the **PROCESSING\_ORDER** property value to **LATE**, as shown in the figure below.



**Figure 8: Source File Properties** 

The property value can also be changed in the Tcl Console with the following Tcl command:

```
set property PROCESSING ORDER LATE [get files uart top.xdc]
```

After completing the above steps, the XDC files are correctly prepared for packaging and the OOC design flow.



## Step 3: Package the IP

After setting up the design and supporting constraint files, the next step is to create and package the new IP Definition, and add it to the IP Catalog.

1. From the Tools menu, select the **Create and Package IP** command to open the Create and Package IP Wizard.

The Welcome window opens for the Create And Package New IP dialog box.

2. Click Next.

The Choose Create Peripheral or Package IP dialog box opens, as shown in the following figure.



Figure 9: Choose Create Peripheral or Package IP Window

- Select the Package your current project option to use the current project as the source for creating the new IP Definition.
- 4. Select Next.



The Package Your Current Project dialog box opens, as shown in the following figure.



Figure 10: Package Current Project

5. Click **Next** to accept the defaults.

The New IP Creation dialog box, as shown in the following figure, opens to summarize the information the wizard will automatically gather from the project.



Figure 11: Begin IP Creation



#### 6. Click Finish.

After the wizard has been completed, the Vivado IDE initially packages the current project as an IP for inclusion in the IP repository, and the Package IP dialog box appears to report success.

#### 7. Click OK.

The Package IP window opens and displays the basic IP package in a staging area for editing and repackaging, as seen in the following figure.



Figure 12:Editing the Default IP Definition



#### Modify the IP Definition

The Package IP window shows the current IP identification information, including Vendor, Library, Name, and Version (VLNV) attributes of the newly packaged IP.

- 1. In the Package IP window, select the **Identification pane** in the left side panel, and fill in the right side with the following information:
  - Vendor: my company
  - Library: user
  - Name: my simple uart
  - Display name: My Simple UART
  - **Version**: 1.0
  - **Description:** My simple example UART interface
  - Vendor display name: My Company
  - Company url: http://www.my\_company\_name.com
- 2. For the **Categories** option, select the **Add** button to open the **Choose IP Categories** dialog box, as shown in following figure.
  - The Choose IP Categories dialog box lets you select various appropriate categories to help classify the new IP definition. When the IP definition is added to the IP Catalog, the IP is listed under the specified categories.
- 3. Select the **Serial Interfaces** box under **Communications & Networking** because the IP is a UART interface.



4. Click **OK**. The following figure shows the IP Categories.



**Figure 13: Choose IP Categories** 



#### Add Product Guide to the IP

1. On the left side of the Package IP window, select the **File Groups** item to display the File Groups panel on the right side.

The File Groups panel provides a listing of the files that to be packaged as part of the IP.



Figure 14: File Groups

2. Open the Messages window, and review the IP Packager messages as seen in the figure below.

The IP Packager messages inform you of the state of the IP. The File Groups Wizard message indicates that the IP definition does not include any documentation.

The Customization Parameters Wizard informs you that specific parameters of the IP do not have range values.

As INFO messages, these are quick checks of the IP definition that do not prevent you from moving forward if you choose. However, in the next step you add the product guide to the IP definition.

The Ports and Interfaces wizard has warnings related to the inferred single-bit clock interfaces inferred by the IP Packager for missing ASSOCIATED\_BUSIF parameters. These parameters are required for AXI interfaces in IPI, but can be ignored for this exercise.



Figure 15: IP Packager Messages



3. In the Package IP window, right-click in the File Groups panel, and select **Add File Group**.



Figure 16: Add IP File Group - Product Guide

- 4. In the Add IP File Group dialog box, select **Product Guide** from the Standard File Groups section, as shown in the previous figure.
- 5. Click **OK**.

The IP File Groups pane now updates with the Product Guide group in the list. There is a 0 next to the Product Guide name as there are 0 files added to the newly created group.

**Note:** A critical warning opens when the Product Guide file group is added, noting that the file group is empty.

- 6. Right-click the **Product Guide** file group, and select **Add Files**.
- 7. In the opened Add IP Files (Product Guide) dialog box, click **Add Files**.
- 8. Browse to <Extract\_Dir>/lab\_1/my\_simple\_uart/docs, and select All Files in the Files of type: entry line.
- 9. Select my simple uart product guide.pdf, and click OK.



10. In the Add IP Files (Product Guide) dialog box, shown in the following figure ensure that **Copy sources into project** is selected.

The option ensures that the file is imported in the project sources directory to ensure the file is remotely referenced by the IP packager.



Figure 17: Add Product Guide

#### 11. Click **OK**.

The PDF file of the Product Guide is added to the files defined as part of the IP, and the Critical Warning is resolved.



#### Review and Package the IP

The custom IP was initially packaged at the end of the Create and Package IP wizard, but since changes were made in the Package IP window, the custom IP will have to be repackaged for the changes to take effect.

1. On the left side of the Package IP window, select the **Review and Package** panel.

The Review and Package panel provides a summary of the IP being packaged, as shown in the following figure.



Figure 18: Review and Package IP

With default settings of the current project, Vivado does not generate an archive for this IP after packaging. This is reflected in the **After Packaging** section of the Review and Package panel of the Package IP window.

- 2. Make a note of the location of the IP repository in the After Packaging section. This will be needed to validate the custom IP in the next step.
- 3. In the Package IP window, click **Package IP**, to package the current project, add it to the IP Catalog.
- 4. After the packaging process completes, close the Vivado project.



# Step 4: Validate the New IP

With the new custom IP definition packaged and added to the IP Catalog, you can validate that the IP works as expected when added to designs. To validate the IP, add a new customization of the UART IP to a project, and synthesize the design.

1. From the Vivado IDE Getting Started page, select **Manage IP > New IP Location** to create a new project.



Figure 19: New Manage IP Project



**TIP:** You can use either an RTL project or a Manage IP project to validate IP.

2. Click **Next** at the New IP Location dialog box that opens.



Figure 20: Manage IP Settings



3. In the Manage IP Settings dialog box, set the following options as they appear in the previous figure.

Part: xc7k325tffg900-2

Target language: Verilog

Target Simulator: Vivado Simulator

Simulator Language: Mixed

IP Location: <Extract\_Dir>/lab\_1

4. Click **Finish** to create the Manage IP project.

A new Manage IP project opens in the Vivado IDE. The IP Catalog opens automatically in a Manage IP project; however, the IP Catalog does not contain the repository used to package the custom UART IP.

You now add the IP repository to the IP Catalog at this time.

5. In the IP Catalog window, right-click and select **IP Settings**.

The **Tools > Project Settings > IP** dialog box opens.

- 6. In the Repository Manager tab, click the **Add Repository** button to open the IP Repositories Dialog Box.
- 7. In the IP Repositories dialog box, **browse** to and **select** the following location:

<Extract Dir>/lab 1/my simple uart/my simple uart.srcs



8. Click **Select** to add the selected repository, as shown in the following figure.



Figure 21: Manage IP Repository

As seen in the previous figure, the added location displays in the **IP Repositories** section, and any packaged IP found in the repositories is displayed under the **IP in Selected Repository**. The **My Simple UART** IP definition, which you packaged in Step #3, is listed.

9. Click **OK** to add the IP repository to the IP Catalog and close the dialog box.

**TIP:** To define a custom IP repository for use across multiple design projects you can use the **Tools > Options** command in the Vivado IDE to set the Default IP Repository Search Paths under the General options. The default IP repository search path is stored in the vivado.ini file, and added to new projects using the IP\_REPO\_PATHS property for the current fileset:



See the Vivado Properties Reference Guide (<u>UG912</u>) for more information..





10. In the search field at the top of the **IP Catalog**, type **UART**.

The My Simple UART is reported under the UserIP and Serial Interfaces categories that it was previously assigned to during packaging.



Figure 22: Search IP Catalog for UART

11. Select the **My Simple UART** by clicking it under either the UserIP or Serial Interfaces category. Examine the Details pane of the IP Catalog window, as shown in the following figure. Notice the details match the information provided when you packaged the IP.



Figure 23: My Simple UART - Details



12. Double-click **My Simple UART** in the IP Catalog to open the Customize IP dialog box, as shown in the following figure.



Figure 24: Customize IP - My Simple UART

- 13. Optionally: In the Customize IP dialog box, click Documentation and open the Product Guide.
- 14. Click **OK**, accepting the default Component Name and other options.

The customized IP is added to the current project, and is shown in the IP Sources window.



In addition, the Generate Output Products dialog box opens, as shown in the following figure.



**Figure 25: Generate Output Products** 

#### 15. Click Generate.

This generates the various files required for this IP in the current Manage IP project, and launches an Out-of-Context synthesis run for the IP to create a DCP.

Recall this OOC synthesis run uses the OOC XDC file that defines the needed clocks for the standalone IP.

The Generate Output Products dialog box re-opens to report the output products were generated successfully.

#### 16. Click **OK**.

17. Examine the IP Sources window and the various design and simulation source files that are added to the project.



18. In the Design Runs window, shown in the following figure, verify that the Out-Of-Context synthesis run was successful.



Figure 26: Validate IP in Managed IP Project

#### **Conclusion**

In this Lab, you did the following:

- Used the Create and Package IP Wizard to create a custom IP definition for the tutorial project, my\_simple\_uart.
- Setup the XDC files to support the processing order requirements as well as Out-Of-Context synthesis.
- Validated the packaged IP by creating a Managed IP project, and then adding the new IP repository to the IP Catalog.
- Created a customization of the IP, and generated a DCP of the IP to validate that the IP definition was complete and included all the necessary files to support using the IP in other designs.



# Lab 2: Packaging a Specified Directory

### Introduction

In this lab, you will create a new Vivado project and package a custom IP from a specified directory.

You start with an IP repository directory and create a new Vivado project. In the Vivado project, you package the custom IP in the repository using the Create and Package Wizard, define the identification information, and verify the packaged files.

After packaging, you validate the IP was created successfully by completing Synthesis in the created Vivado project.

The lab project contains source files for a non-working version of the Wave Generator example design.

# **Step 1: Examine the IP Directory**

1. Examine the <Extract Dir>/lab 2/custom ip repo/wave gen v1 0 location.

This directory contains the custom IP files desired for packaging the IP. Notice the three directories created as shown in the following figure:

- doc: Directory contains the documentation related to the custom IP.
- src: Directory contains the synthesis and simulation sources for the custom IP.
- tb: Directory contains the testbench for the custom IP.



Figure 27: Lab 2 Directory Structure



The directory containing the custom IP should be organized to ensure proper packaging.

When specifying a directory for packaging, there are inference rules which assist in packaging the IP correctly. For more information, see the *Vivado Design Suite: Creating and Packaging Custom IP* (UG1118).

2. Examine the files in each of the directories for more information about the custom IP.

# **Step 2: Create a New Vivado Project**

#### **Launching Vivado**

- 1. Launch Vivado.
  - On Linux:
    - o Change to the directory where the lab materials are stored: cd <Extract\_Dir>/lab\_2
    - Launch the Vivado IDE: vivado
  - On Windows:
    - Launch the Vivado Design Suite IDE:
      - Start > All Programs > Xilinx Design Tools > Vivado 2015.1 > Vivado 2015.1

Or

click the Vivado 2015.1 desktop icon to start the Vivado IDE.

The Vivado IDE Getting Started page displays with links to open or create projects, and to view documentation. For either Windows or Linux, continue the lab from this point.

### Creating a New Project

 From the Vivado IDE Getting Started page, select Create New Project to create an empty Vivado project.

A new or existing project is required to creating and packaging a custom IP. The project information is used for populating certain fields in the Package IP window.

2. Click **Next** at the New Project Wizard dialog box.



- 3. In the Project Name page, as shown in the following figure, set the following options for the project location:
  - **Project name**: project lab2
  - **Project location**: <Extract\_Dir>/lab\_2



Figure 2: New Project - Project Name

- 4. Click Next.
- 5. Select RTL Project as the Project Type and Do not specify sources at this time.
- 6. Click Next.



7. On the Default Part page, select the **xc7k70tfbg484-2** part, and click **Next**.



Figure 3: New Project - Default Part

For this lab, you select a Kintex7 device. This device family is used for the initial compatibility of the custom IP.

8. Click **Finish** to close the New Project Summary page, and create the project.

The Vivado IDE opens project lab2 the default layout.



# **Step 3: Package the IP Directory**

After creating the new empty project, the next step is to create and package the custom IP directory.

- 1. From the Tools menu, select **Create and Package IP** to open the Create and Package IP Wizard.
- 2. Click **Next** at the Welcome screen for the Create And Package New IP dialog box.
- 3. In the Create Peripheral, Package IP or Package a Block Design dialog box, select **Package a specified directory**.



Figure 28: Create Peripheral, Package IP or Package a Block Design



4. Set the **Directory** to <Extract\_Dir>/lab2/custom\_ip\_repo/wave\_gen\_v1\_0, as shown in the following figure.



Figure 29: Package a Specified Directory

- 5. Click Next.
- On the Edit in IP Packager Project Name page, leave the default locations, and click **Next**.
   When packaging a specified directory, the custom IP is packaged through an edit IP project. The

default options create an edit IP project in the project temporary location. The edit IP project can be saved for future editing, but a new edit IP project can always be created later.

7. Click Finish.

An edit IP project opens in a new Vivado window with the Package IP window opened. The Package IP window displays the basic IP package in a staging area for editing and repackaging.

8. Leave project\_lab2 open during this process.



# Step 4: Examine and Update the Packaged IP

The edit IP project is created as a standard RTL project with the directory sources included. The Package IP window shows the current IP identification information.



Figure 30: Package IP

### **Updating the IP Identification**

- 1. In the Identification page, set the following options:
  - **Vendor**: my company
  - Name: wave gen tutorial
  - **Display name**: Wave Generator Tutorial
  - Description: UG1119 Tutorial Lab #2 Wave Generator tutorial design
  - Vendor display name: My Company
  - Company url: http://www.my company name.com
- 2. In the Categories section, click the **Add** 🛨 button to add a new category.
- 3. In the **IP Categories** dialog box, click the **Add** to button to add a custom category.



4. In the Add IP Category dialog box, shown in the following figure, set the option to **My Company** and click **OK**.



Figure 31: Add IP Category

5. Click **OK** to close the Add IP Categories dialog box.

#### **Examining the IP File Groups**

The File Groups page provides a listing of the files that to be packaged as part of the custom IP.

1. Examine the files packaged as part of the custom IP to understand how the IP directory correlates to the File Groups.



Figure 32: Package IP - File Groups



- 2. In the Packaging Steps toolbar, select the **File Groups** page.
- 3. Expand the file group folders as shown in the following figure.

| Fil  | e Groups                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |              |               |            |   |                             |            |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------------|------------|---|-----------------------------|------------|
| 2    | Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Library Name | Туре          | Is Include |   | File Group Name             | Model Name |
| X    | ☐ Description: ☐ De |              |               |            |   |                             |            |
| \$   | ☐ Synthesis (26)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |              |               |            |   |                             | wave_gen   |
|      | src/wave_gen_pins.xdc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |              | xdc           |            |   | xilinx_anylanguagesynthesis |            |
| 1000 | src/wave_gen_timing.xdc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |              | xdc           |            |   | xilinx_anylanguagesynthesis |            |
|      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |              | verilogSource |            |   | xilinx_anylanguagesynthesis |            |
|      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |              | verilogSource |            |   | xilinx_anylanguagesynthesis |            |
| 2    | ──   ── src/clk_div.v                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |              | verilogSource |            |   | xilinx_anylanguagesynthesis |            |
| -    | ── 🚱 src/clogb2.vh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |              | verilogSource |            | 1 | xilinx_anylanguagesynthesis |            |
|      | ™ w src/debouncer.v                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              | verilogSource |            |   | xilinx_anylanguagesynthesis |            |
|      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |              | verilogSource |            |   | xilinx_anylanguagesynthesis |            |
|      | <pre>     src/reset_bridge.v </pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              | verilogSource |            |   | xilinx_anylanguagesynthesis |            |
|      | ─ ® src/to_bcd.v                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |              | verilogSource |            |   | xilinx_anylanguagesynthesis |            |
|      | ── osrc/uart_baud_gen.v                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |              | verilogSource |            |   | xilinx_anylanguagesynthesis |            |
|      | src/uart_rx_ctl.v                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |              | verilogSource |            |   | xilinx_anylanguagesynthesis |            |
|      | ── osrc/uart_tx_ctl.v                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |              | verilogSource |            |   | xilinx_anylanguagesynthesis |            |
|      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |              | verilogSource |            |   | xilinx_anylanguagesynthesis |            |
|      | ™ w src/clkx_bus.v                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |              | verilogSource |            |   | xilinx_anylanguagesynthesis |            |
|      | ── 🔞 src/clk_gen.v                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |              | verilogSource |            |   | xilinx_anylanguagesynthesis |            |
|      | <pre></pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |              | verilogSource |            |   | xilinx_anylanguagesynthesis |            |
|      | ₩ src/dac_spi.v                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |              | verilogSource |            |   | xilinx_anylanguagesynthesis |            |
|      | ── src/lb_ctl.v                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |              | verilogSource |            |   | xilinx_anylanguagesynthesis |            |
|      | ── src/resp_gen.v                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |              | verilogSource |            |   | xilinx_anylanguagesynthesis |            |
|      | ── src/rst_gen.v                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |              | verilogSource |            |   | xilinx_anylanguagesynthesis |            |
|      | ── src/samp_gen.v                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |              | verilogSource |            |   | xilinx_anylanguagesynthesis |            |
|      | src/samp_ram.v                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |              | verilogSource |            |   | xilinx_anylanguagesynthesis |            |
|      | ── osrc/uart_rx.v                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |              | verilogSource |            |   | xilinx_anylanguagesynthesis |            |

Figure 33: Package IP - File Groups Expanded

The File Groups page is the listing of the files for the custom IP. The file groups for the custom IP match with directory structure of the IP directory.

The synthesis and simulation file groups contain the HDL files associated with the /src directory. The synthesis file group contains two additional files from the /src directory, the XDC files.

The Product Guide file group is populated with the PDF from the /doc directory and the Testbench file group is populated with the /tb directory.

4. Notice that the testbenches are located within its own file group and not in the Simulation file group.



### Repackaging the IP

The custom IP was packaged at the end of the Create and Package IP wizard. Because changes occurred in the Package IP window, the custom IP must be repackaged for the changes to take effect.

1. In the Packaging Steps toolbar, select the **Review and Package** page.



Figure 34: Review and Package

- 2. Click the **Package IP** button to repackage the IP.
- 3. After the packaging process completes, close the Vivado edit IP project.



## **Step 5: Validate the Custom IP**

With the new custom IP packaged, the next step is to verify the repository in the IP Catalog and validate the generation of the custom IP. You can use the **project\_lab2** created in the earlier steps to validate the IP.

#### Checking the IP Repository Project Settings

The project that packaged the specified directory has the IP repository path in the project repository manager. You can validate the IP repository in the project settings at this time.

- 1. In Flow Navigator > Project Manager, select Project Settings.
- 2. In the Project Settings dialog box, select **IP** in the sidebar.
- 3. In the Repository Manager tab, check the existence of the IP repository <Extract Dir>/lab 2/custom ip repo/wave gen v1 0.

The Wave Generator Tutorial IP shows in the **IP in Selected Repository** list.



Figure 35: IP Project Settings

**Note**: Vivado selects the IP directory location as the repository. You can select the parent repository directory and Vivado traverses the subdirectories for packaged IP.

4. Click **OK** to close the Project Settings dialog box.



#### Customizing the IP

- 1. In Flow Navigator > Project Manager, select IP Catalog.
- 2. In the search field at the top of the IP Catalog, type **Wave Generator**.



Figure 36: IP Catalog

The Wave Generator Tutorial IP is reported under the **UserIP** category as well as the custom category **My Company** that was created during packaging.



3. Right-click the **Wave Generator Tutorial IP** and select **Customize IP**.



Figure 37: Customize IP – Wave Generator Tutorial

- 4. Click **OK** to accept the default configuration options.
- 5. In the Generate Output Products dialog box, select **Generate**.

This generates the various files required for this IP in the current Manage IP project, and launches an Out-Of-Context synthesis run for the IP to create a DCP.

The Generate Output Products dialog re-opens to report the output products were generated successfully.



### **Conclusion**

This concludes Lab 2.

You have successfully created the Wave Generator Tutorial IP by packaging a specified directory. Close the project and exit the Vivado tool. You cannot continue further with this design as it will not complete implementation.

In this lab, you did the following:

- Used the Create and Package IP Wizard to packaged a specified directory for the Wave Generator Tutorial design.
- Validated the generation of the Wave Generator Tutorial IP output products.





# **Please Read: Important Legal Notices**

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at <a href="http://www.xilinx.com/legal.htm#tos">http://www.xilinx.com/legal.htm#tos</a>; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at <a href="https://www.xilinx.com/legal.htm#tos">https://www.xilinx.com/legal.htm#tos</a>.

© Copyright 2015 Xilinx, Inc. Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners.