#### **ELEC 402**

# Dynamic Logic Design

(Transfer Gates)
Lecture 11

Reza Molavi
Dept. of ECE
University of British Columbia
reza@ece.ubc.ca

Slides Courtesy: Dr. H. Djahanshahi (Microsemi), and Dr. Res Saleh (UBC)

# Pass Transistor – Dynamic Storage Concept



# Single Pass Transistor Shortcoming



The output can only climb up within one threshold voltage ( $V_t$ ) of voltage applied to gate (in NMOS) – opposite applies for PMOS

That is why (a) and (b) produce the same output bu (c) is a different output voltage. .

#### **Issues with Pass Transistors**

#### Capacitive feed through

- Just as the switch (pass gate) is turning off there might be sudden change in the output value due to capacitive voltage division between the C<sub>f</sub> and output capacitance (C<sub>gnd</sub> in the figure)
- Not desirable, the stored value would be different/degraded





- (a) Positive feedthrough
- (b) Negative feedthrough

Case (a) is an issue for PMOS

Case (b) is an issue for NMOS

## Capacitive Feedthrough



We need to know the value of C<sub>GS</sub> and C<sub>out</sub> to

Properly calculate this change (need to know what

Region of operation the switch is throughout the change)

Charge equilibrium between two Series-connected capacitors

$$C_f(V_1 - V_2) = C_{\rm gnd}V_2$$

$$V_2 = \frac{C_f V_1}{C_f + C_{\rm gnd}}$$



If abrupt change in V<sub>1</sub>

$$\Delta V_2 = \frac{C_f \Delta V_1}{C_f + C_{gnd}}$$

# Capacitive Feedthrough - Example

In the circuit below with the input at 1 V, what is the initial value of output when the clock is at 1V. Estimate the final value after the clock goes low. Repeat the problem when the input is 0 V. Assume that devices are  $4\lambda / 2\lambda$  in 45 nm technology.



# Capacitive Feedthrough - Example

In the circuit below with the input at 1 V, what is the initial value of output when the clock is at 1V. Estimate the final value after the clock goes low. Repeat the problem when the input is 0 V. Assume that devices are  $4\lambda / 2\lambda$  in 45 nm technology.



## Charge Sharing

If two isolated nodes with different voltages are suddenly Connected they would share the charge, may degrade the stored value



$$Q_{\text{total}} = C_1 V_1 + C_2 V_2$$
 before  
 $Q_{\text{total}} = (C_1 + C_2) V^*$  after

$$V^* = \frac{(C_1V_1 + C_2V_2)}{C_1 + C_2}$$
 New voltage

- •Note that after charge sharing (switch turning on) there should still be V<sub>T</sub> drop across V<sub>GS</sub>
- •Otherwise the source would not exceed V<sub>DD</sub> V<sub>T</sub> (see next example)

# Charge Sharing – Example

In the following figure, compute the charge-sharing effects for the following 45 nm technology parameters.

$$V^* = \frac{c_1 V_1 + c_2 V_2}{c_1 + c_2} = \frac{(100 \ fF * 0 + 20 \ fF * 1.0)}{(20 \ fF + 100 \ fF)} = 0.16 \ V$$

$$V^* = \frac{C_1 V_1 + C_2 V_2}{C_1 + C_2} = \frac{(20 \ fF * 0 + 20 \ fF * 1.0)}{(20 \ fF + 100 \ fF)} = 0.5 \ V$$

$$V^* = \frac{C_1 V_1 + C_2 V_2}{C_1 + C_2} = \frac{(20 \ fF * 0 + 100 \ fF * 1.0)}{(20 \ fF + 100 \ fF)} = 0.84 \ V$$



(Board Notes)

That is more than  $V_{DD} - V_{T}$ , therefore One side clips to  $V_{DD}-V_{T}$  and the rest of charge determines the voltage at other node

#### **CMOS Transmission Gate**



Using both control (C)signal and its complementary (C\_bar) to pass the signal



(Board Notes)

How about clock

Feedthrough?

Is it better or worse than single

The combination of both devices allows proper passage of signal (always one Strong and one Weak device)

# Logic Circuit Design Using TGs



- When two TGs are shorted at output, it does '+' operation (like OR)
- When a TG passes 'A' signal with 'C' control, it does '." operation (like AND)

# Example – MUX4 implementation





Which one is faster? We need to quantify the speed just like what we did with CMOS Logic gates

# Example – MUX4 implementation





Which one is faster? We need to quantify the speed just like what we did with CMOS Logic gates

#### Important Design Note



Always do a sanity check
On your TG design to ensure
You have avoided all problematic
Situations (multiple path, no path
Or charge sharing scenario)

 Highimpedance

# Custom Logic Design Using TGs



(Board notes)

Q: Is NMOS of TG needed in OR circuit?

Strategy: 1. Pick a few of your variables as control signal

- 2. Build a truth table
- 3. Implement using simple AND/OR/MUX structures introduced
- 4. Simplify the circuit (if possible)

**Example:** Implement the function  $F = AB + A\overline{B}C + \overline{A}\overline{C}$  using transmission gates.

# Custom Logic Design Using TGs

**Example:** Implement the function  $F = AB + A\overline{B}C + \overline{A}\overline{C}$  using transmission gates.

# TG Delay Calculation



We need to calculate  $R_N$  and  $R_P$  and their equivalent parallel resistance Let's start with the case that we are propagating 0 (A is 0 and B is at  $V_{DD}$  but transitioning To 0),

NMOS is partly in Saturation, partly in linear region  $R_N = \frac{V_{
m out}}{I_{Dest.n}}$   $R_N = \frac{V_{
m out}}{I_{Dlin,n}}$ 

PMOS is in saturation till output reaches 
$$V_T$$
 and then is off) 
$$R_P = \frac{V_{\text{out}}}{I_{D\text{sat.}i}}$$

# TG Delay Calculation - II



- -NMOS resistance decreases as device enters linear from saturation (remember  $I_{deminas}$  vs  $V_{ds}$  curve
- PMOS resistance goes to infinity at VT (switch turns-off)
- The average of value of PMOS resistance roughly is twice that of its saturation value,  $R_P \sim 2R_{eqp}$
- The parallel combination of the two resistances remains constant!

## TG Delay Calculation - Resistance





$$R_{TG} = R_N//R_P = R_{eqn}//2R_{eqp} \approx R_{eqn}//4.8R_{eqn} = 0.83R_{eqn} \approx R_{eqn} \qquad \qquad R_{TG} = R_N//R_P = 2R_{eqn}//R_{eqp} \approx 2R_{eqn}//2.4R_{eqn} = 1.1R_{eqn} \approx R_{eqn} \approx R_{eqn}/R_{eqn} \approx R_{eqn}/R_{eqn}$$

$$R_{TG} = R_N//R_P = 2R_{eqn}//R_{eqp} \approx 2R_{eqn}//2.4R_{eqn} = 1.1R_{eqn} \approx R_{eqn}$$

Similar Unit resistance due to parallel combination of structures

PMOS and NMOS can be chosen equal size in TG

$$R_{TG} = R_{eqn} \left( \frac{L}{W} \right)$$
 Scale with proper W/L

## TG Delay Calculation - Capacitance



$$C_{\rm in} = C_{\rm out} = C_{\it eff}(W_n + W_p)$$
 
$$C_{\rm in} = C_{\rm out} = C_{\it eff}2W$$

Devices are off, no contribution from gate Capacitance, only  $C_{\rm eff}$  to consider Equal width for NMOS/PMOS



$$C_{\text{in}} = C_{\text{out}} = C_{\text{eff}}(W_n + W_p) + \frac{1}{2}(C_gW_n + C_gW_p)$$

$$C_{\text{in}} = C_{\text{out}} = C_{\text{eff}}2W + C_gW$$

Devices are in linear, half the gate capacitance to Source & drain, therefore both  $C_{\rm g}$  and  $C_{\rm eff}$  to consider Equal width for NMOS/PMOS

#### Elmore Delay - Review

Useful technique to find a quick hand calculation for RC delay for long chains



Where  $\Gamma_i$  is the total delay, you have to sum all the RC components in the following steps:

- 1. Highlight the main path, sum all R's and multiply up by the final  $\mathsf{C}_{\mathsf{main}}$
- 2. Find the common resistors between the main path and any other path  $(R_X)$  that contains a  $C_X$
- 3. Sum all the components  $\Gamma_i = \sum R_X C_X + R_{main} C_{main}$

# TG Delay Calculation - Cont'd

Now using Elmore delay and TG delay calculations we can answer last the question

Which of the two MUX4 implementations (slide 12) are faster(assume fan-out of f times1x inverter)?



# TG Delay Calculation - Cont'd



Note that the loading of ON and OFF transmission gates are different!