# MagicCalibrator\_Debugger

This is a Vivado 2017.3 Project, used to make possible the debugging of the BRAM memories that make up the Calibration Table and Characteristic Curve of the AXI4Stream MagicCalibrator.

This module manages the duplication of the DualPort XPM SDPRAM (*Calibration Table*), where we compute an histogram of the incoming data, and the integrated SinglePort XPM SPRAM (*CharacteristicCurve*) which corresponds to the integration of the histogram (*CalibrationTable*).



The content of the 2 memories is sniffed during the integration process of the MagicCalibrator, from the 1st to the last address of the memories, bringing out to the Debugger, for each memory, the data, valid and last ports.

The sniffing of the data is triggered by software, and then a CDC allows the communication between the axi4-wrapper (which talks to the PC) and the Debugger core, since they work at different clock speeds.



When a memory is requested to be read, the module changes its state from IDLE (the state at start up of the system) to WAITING, where it stays until the set of data being transmitted in that moment is ended, not to mistakenly take just some of the data of a certain set. When there is no more data being transmitted, the state of the debugger goes to WRITE, where it enables the flags to actually write the memories with the data that will come up next. Once the memories are completely copied, the debugger core changes state to READ, rises an Available flag, in order to communicate the presence of the requested data, deasserts the write enable flag and enables the EnB flag, making possible to the axi4-wrapper to directly read the memory through the B Port, by clocking itself the SDPRAM and sending it the address to be read.

Whenever a new Req\_To\_Read arrives, the debugger core will go back to WAITING state, and the process can start all over again.



XPM primitives from Xilinx are used, here you can see how they are represented



# **IP-CORE**

```
+ S00_AXIS_DebugCT
+ S01_AXIS_DebugCC
+ S00_AXI
aclk M00_AXIS_Autopush + #
```

### Generic

- DEBUG\_MODE\_CT: True Activates the Debug of CalibTable, Boolean type, default "TRUE".
- **DEBUG\_MODE\_CC**: True Activates the Debug of CharactCurve, *Boolean* type, default "TRUE".
- **BIT\_UNCALIBRATED**: Bit Dimension of Uncalibrated\_TDL, *POSITIVE* type *RANGE 2 TO 16. 2 BIT\_UNCALIBRATED-1* is the memory length.
- SAVE\_BIT: Bit used to decide whether to save one bit in CharactCurveSPRAM, BOOLEAN type, default TRUE.
- **BIT\_CALIBRATION**: Number of Bits used to Calibrate, *POSITIVE* type *RANGE 1 TO 32. BIT\_CALIBRATION* is the memory width.
- BIT\_RESOLUTION: Number of Bits of the Calibrated\_TDL, POSITIVE type RANGE 1 TO 32.
- AXI4\_LENGTH: Length of the axi4 ports to set the debug ports length, POSITIVE type, default "32".
- MEMORY\_PRIMITIVE: Length of the axi4 ports to set the debug ports length, STRING type, default "auto".



#### **Port**

Only ports relative to debugger core are taken in consideration, the AXI slave port is a standard axi slave interface.

- reset: Asynchronous reset active high (of Debugger core).
- clk: System clock (of Debugger core).
- s00\_axis\_debugct: AXI4 Stream Slave (Input) interface, CT data coming from MagicCalibrator.
  - s00\_axis\_debugct\_tvalid: Valid of debug port for CalibTable, STD\_LOGIC type.
  - s00\_axis\_debugct\_tdata: Actual data of CalibTable (same of data written in calib table),
     STD\_LOGIC\_VECTOR(AXI4\_LENGTH-1 DOWNTO 0) type.
  - s00\_axis\_debugct\_tlast: tlast of Axis input debug port for CalibTable to signal end of data set, STD\_LOGIC type.
- s00 axis debugcc: AXI4 Stream Slave (Input) interface, CC data coming from MagicCalibrator.
  - **s00\_axis\_debugcc\_tvalid**: Valid of debug port for CharactCurve, *STD\_LOGIC* type.
  - s00\_axis\_debugcc\_tdata: Actual data of CharactCurve (same of data written in calib table),
     STD\_LOGIC\_VECTOR(AXI4\_LENGTH-1 DOWNTO 0) type.
  - **s00\_axis\_debugcc\_tlast**: tlast of Axis input debug port for CharactCurve to signal end of data set, *STD\_LOGIC* type.
- m00\_axis\_autopush: AXI4 Stream Master interface, to command the autopush request to the host.

- m00\_axis\_autopush\_tvalid: Valid of Autopush, STD\_LOGIC type.
- m00\_axis\_autopush\_tdata: Autopush to be sent if dest\_out of MagicCal\_Debugger is 1, 2 or 3, STD\_LOGIC\_VECTOR(55 downto 0) type.
- m00\_axis\_autopush\_tready: Ready for Autopush from host, STD\_LOGIC type.

```
S00_AXIS_DebugCT
  s00_axis_debugct_tdata[31:0]
  s00_axis_debugct_tlast[0:0]
🗕 🕨 s00_axis_debugct_tvalid[0:0]
  S01_AXIS_DebugCC
  s01_axis_debugcc_tdata[31:0]
  s01_axis_debugcc_tlast[0:0]
 - ▶ s01_axis_debugcc_tvalid[0:0]
 S00_AXI
  $00_axi_awid[4:0]
  $00_axi_awaddr[13:0]
 ▶ s00_axi_awlen[7:0]
  s00_axi_awsize[2:0]
  s00_axi_awburst[1:0]
  s00_axi_awvalid
  s00_axi_awready
  s00_axi_wdata[31:0]
  $00_axi_wstrb[3:0]
  s00_axi_wlast
 ► s00_axi_wvalid
                                          M00_AXIS_Autopush — 🗒
  s00_axi_wready
                                    m00_axis_autopush_tvalid 🕨
  s00_axi_bid[4:0]
                                    m00_axis_autopush_tready 🖪
  s00_axi_bresp[1:0]
                              m00_axis_autopush_tdata[55:0] 🕨

◀ s00_axi_bvalid

  s00_axi_bready
  $00_axi_arid[4:0]
  $00_axi_araddr[13:0]
  $00_axi_arlen[7:0]
  $00_axi_arsize[2:0]
$00_axi_arburst[1:0]
 ► s00_axi_arvalid
  s00_axi_arready
  s00_axi_rid[4:0]
  $00_axi_rdata[31:0]
  $00_axi_rresp[1:0]
  🖪 s00_axi_rlast
  s00_axi_rvalid
  s00_axi_rready
  aresetn
  reset
  clk
```

### Sources

- **AXI4\_MagicDebugger**: AXI4 Wrapper wrapping axi4-wrapper and MagicCalibrator\_Debugger. in the nested folder *hdl/axi4-wrapper* we can find:
- axi4-wrapper: AXI4 Wrapper for the AXI template module, managing the AXI protocol communication.
  - axi4-interface: This module is a simple AXI interface with a XPM\_CDC added for communicating with the Debugger
  - axi\_channel\_slice\_register: This module implements a channel slice register, it can be generated or not depending on a generic in axi4-wrapper
    - in the nested folder hdl/MagicCalibrator\_Debugger we can find:
- MagicCalibrator\_Debugger: This module manages the instances of 1 or 2 DebugMemoryUnit (one for CT, one for CC) with a XPM CDC added for communicating with the axi4-wrapper.
  - DebugMemoryUnit: This module manages the actual duplication of one of the memories of the MagicCalibrator
  - MemorySDPRAM: This module simply instanciates an SDPRAM with the proper dimensions to copy the MC memories.
  - LocalPackage\_MC: In this package are contained the functions and procedures used by the MagicCalibrator and the MagicDebugger

## **Simulation**

We can find the VHDL simulation and relative Waveforms of MagicCalibrator\_Debugger in the directory cocotb/axi\_tpl/.

• DebuggerWaveforms: Waveforms of tb\_axi4memory.



