# **Auditing without Leaks Despite Curiosity**

HAGIT ATTIYA, Technion, Israel
ANTONIO FERNÁNDEZ ANTA, IMDEA Software & Networks Inst., Spain
ALESSIA MILANI, Aix Marseille Univ, CNRS, LIS, France
ALEXANDRE RAPETTI, Université Paris-Saclay, CEA, List, France

CORENTIN TRAVERS, Aix Marseille Univ, CNRS, LIS, France

Auditing data accesses helps preserve privacy and ensures accountability by allowing one to determine who accessed (potentially sensitive) information. A prior formal definition of register auditability was based on the values returned by read operations, without accounting for cases where a reader might learn a value without explicitly reading it or gain knowledge of data access without being an auditor.

This paper introduces a refined definition of auditability that focuses on when a read operation is *effective*, rather than relying on its completion and return of a value. Furthermore, we formally specify the constraints that *prevent readers from learning values they did not explicitly read or from auditing other readers' accesses.* 

Our primary algorithmic contribution is a wait-free implementation of a *multi-writer, multi-reader register* that tracks effective reads while preventing unauthorized audits. The key challenge is ensuring that a read is auditable as soon as it becomes effective, which we achieve by combining value access and access logging into a single atomic operation. Another challenge is recording accesses without exposing them to readers, which we address using a simple encryption technique (one-time pad).

We extend this implementation to an *auditable max register* that tracks the largest value ever written. The implementation deals with the additional challenge posed by the max register semantics, which allows readers to learn prior values without reading them.

The max register, in turn, serves as the foundation for implementing an *auditable snapshot* object and, more generally, *versioned types*. These extensions maintain the strengthened notion of auditability, appropriately adapted from multi-writer, multi-reader registers.

CCS Concepts: • Theory of computation  $\rightarrow$  Distributed algorithms.

Additional Key Words and Phrases: Auditability, Wait-free implementation, Synchronization power, Distributed objects, Shared memory

# 1 INTRODUCTION

Auditing is a powerful tool for determining who had access to which (potentially sensitive) information. Auditability is crucial for preserving data privacy, as it ensures accountability for data access. This is particularly important in shared, remotely accessed storage systems, where understanding the extent of a data breach can help mitigate its impact.

#### 1.1 Auditable Read/Write Registers

Auditability was introduced by Cogo and Bessani [8] in the context of replicated *read/write registers*. An auditable register extends traditional read and write operations with an additional *audit* operation that reports which register values have been read and by whom. The auditability definition by Cogo and Bessani is tightly coupled with their multi-writer, multi-reader register emulation in a replicated storage system using an information-dispersal scheme.

An implementation-agnostic auditability definition was later proposed [5], based on collectively linearizing read, write, and audit operations. This work also analyzes the consensus number required for implementing auditable single-writer registers, showing that it scales with the number of readers and auditors. However, this definition assumes that a reader only gains access to values that are explicitly *returned* by its read operations. This assumption does not

1

account for situations where a reader learns the register's value before it has officially returned, making the read operation *effective*. Hence, a notable limitation of this definition is that a process with an effective read can refuse to complete the operation, thereby avoiding detection by the audit mechanism.

Prior work has also overlooked the risk of non-auditors learning values without explicitly reading them or inferring accesses of other processes. Even when processes follow their prescribed algorithms without active misbehavior, existing auditable register implementations allow an "honest but curious" process to learn more than what its read operations officially return. Additionally, extending auditability beyond read/write registers remained an unexplored territory.

### 1.2 Our Contributions and Techniques

In this work, we propose a stronger form of auditability for read/write registers, ensuring that all effective reads are auditable and that non-auditors cannot infer the values read by other processes. We further extend these properties to other data structures and propose new algorithms that fulfill these guarantees.

We define new properties that ensure operations do not leak information when processes are honest-but-curious [13] (see Section 2). Firstly, we introduce an implementation-agnostic definition of an *effective operation*, which is applicable, for instance, to read operations in an auditable register. An operation is effective if a process has determined its return value in all executions indistinguishable to it. Secondly, we define *uncompromised operations*, saying, for example, that in a register, readers do not learn which values were read by other readers or gain information about values they do not read. This definition is extended beyond registers. For arbitrary data objects, we specify that an operation is *uncompromised* if there is an indistinguishable execution where the operation does not occur.

Enforcing uncompromised operations in auditable objects poses a challenge since it is, in a sense, antithetical to securely logging data accesses. Our primary algorithmic contribution (Section 3) is a wait-free, linearizable implementation of an auditable multi-writer, multi-reader register. Our implementation ensures that all effective reads are auditable while preventing information leaks: reads are uncompromised by other readers, and cannot learn previous values — unless they actually read them. As a consequence, the implementation is immune to a honest-but-curious attacker.

To achieve these properties, our algorithm carefully combines value access with access logging. Additionally, access logs are encrypted using one-time pads known only to writers and auditors. The subtle synchronization required in our implementation is achieved by using compare&swap and fetch&xor (in addition to ordinary reads and writes). Such strong synchronization primitives are necessary since even simple single-writer auditable registers can solve consensus [5]. The correctness proof of the algorithm, of basic linearizability properties as well as of advanced auditability properties, is intricate and relies on a careful linearization function.

Our second algorithmic contribution is an elegant extension of the register implementation to other commonly-used objects. We first extend our framework to a wait-free, linearizable implementation of an auditable multi-writer, multi-reader *max register* [2], which returns the largest value ever written. The semantics of a max register, together with tracking the number of operations applied to it (needed for logging accesses), may leak information to the reader about values it has not effectively read. We avoid this leakage by adding a *random nonce*, serving to introduce some noisiness, to the values written. (See Section 4.) As before, all effective reads are auditable, and no additional information is leaked.

In Section 5, we demonstrate how an auditable max register enables auditability in other data structures. Specifically, we implement auditable extension of *atomic snapshots* [1] and more generally, of *versioned types* [11]. Many useful objects, such as counters and logical clocks, are naturally versioned or can be made so with minimal modification.

#### 1.3 Related Work

Cogo and Bessani [8] present an algorithm to implement an auditable regular register, using  $n \ge 4f + 1$  atomic read/write shared objects, f of which may fail by crashing. Their high-level register implementation relies on information dispersal schemes, where the input of a high-level write is split into several pieces, each written in a different low-level shared object. Each low-level shared object keeps a trace of each access, and in order to read, a process has to collect sufficiently many pieces of information in many low-level shared objects, which allows to audit the read.

In asynchronous message-passing systems where f processes can be Byzantine, Del Pozzo, Milani and Rapetti [10] study the possibility of implementing an atomic auditable register, as defined by Cogo and Bessani, with fewer than 4f + 1 servers. They prove that without communication between servers, auditability requires at least 4f + 1 servers, f of which may be Byzantine. They also show that allowing servers to communicate with each other admits an auditable atomic register with optimal resilience of 3f + 1.

Attiya, Del Pozzo, Milani, Pavloff and Rapetti [5] provides the first implementation-agnostic auditability definition. Using this definition they show that auditing adds power to reading and writing, as it allows processes to solve consensus, implying that auditing requires strong synchronization primitives. They also give several implementations that use non-universal primitives (like swap and fetch&add), for a single writer and either several readers or several auditors (but not both).

When faulty processes are *malicious*, *accountability* [6, 7, 14, 18] aims to produce proofs of misbehavior in instances where processes deviate, in an observable way, from the prescribed protocol. This allows the identification and removal of malicious processes from the system as a way to clean the system after a safety violation. In contrast, auditability logs the processes' actions and lets the auditor derive conclusions about the processes' behavior.

In addition to tracking access to shared data, it might be desirable to give to some designated processes the ability to grant and/or revoke access rights to the data. Frey, Gestin and Raynal [12] specify and investigate the synchronization power of shared objects called *AllowList* and *DenyList*, allowing a set of manager processes to grant or revoke access rights for a given set of resources.

### 2 DEFINITIONS

Basic notions. We use a standard model, in which a set of processes  $p_1, \ldots, p_n$ , communicate through a shared memory consisting of base objects. The base objects are accessed with primitive operations. In addition to atomic reads and writes, our implementations use two additional standard synchronization primitives: compare&swap(R, old, new) atomically compares the current value of R with old and if they are equal, replaces the current value of R with new; fetch&xor(R, arg) atomically replaces the current value of R with a bitwise XOR of the current value and arg.<sup>1</sup>

An *implementation* of a (high-level) object T specifies a program for each process and each operation of the object T; when receiving an *invocation* of an operation, the process takes *steps* according to this program. Each step by a process consists of some local computation, followed by a single primitive operation on the shared memory. The process may change its local state after a step, and it may return a *response* to the operation of the high-level object.

Implemented (high-level) operations are denoted with capital letters, e.g., READ, WRITE, AUDIT, while primitives applied to base objects, appear in normal font, e.g., read and write.

A configuration C specifies the state of every process and of every base object. An execution  $\alpha$  is an alternating sequence of configurations and events, starting with an *initial configuration*; it can be finite or infinite. For an execution

<sup>&</sup>lt;sup>1</sup>fetch&xor is part of the ISO C++ standard since C++11 [9].

 $\alpha$  and a process p,  $\alpha|_p$  is the projection of  $\alpha$  on events by p. For two executions  $\alpha$  and  $\beta$ , we write  $\alpha \stackrel{p}{\sim} \beta$  when  $\alpha|_p = \beta|_p$ , and say that  $\alpha$  and  $\beta$  are *indistinguishable* to process p.

An operation *op completes* in an execution  $\alpha$  if  $\alpha$  includes both the invocation and response of *op*; if  $\alpha$  includes the invocation of *op*, but no matching response, then *op* is *pending*. An operation *op precedes* another operation *op'* in  $\alpha$  if the response of *op* appears before the invocation of *op'* in  $\alpha$ .

A *history H* is a sequence of invocation and response events; no two events occur at the same time. The notions of *complete, pending* and *preceding* operations extend naturally to histories.

The standard correctness condition for concurrent implementations is *linearizability* [15]: intuitively, it requires that each operation appears to take place instantaneously at some point between its invocation and its response. Formally:

**Definition 1.** Let  $\mathcal{A}$  be an implementation of an object T. An execution  $\alpha$  of  $\mathcal{A}$  is linearizable if there is a sequential execution L (a linearization of the operations on T in  $\alpha$ ) such that:

- L contains all complete operations in  $\alpha$ , and a (possibly empty) subset of the pending operations in  $\alpha$  (completed with response events),
- If an operation op precedes an operation op' in  $\alpha$ , then op appears before op' in L, and
- L respects the sequential specification of the high-level object.

 $\mathcal{A}$  is linearizable if all its executions are linearizable.

An implementation is *lock-free* if, whenever there is a pending operation, some operation returns in a finite number of steps of all processes. Finally, an implementation is *wait-free* if, whenever there is a pending operation by process p, this operation returns in a finite number of steps by p.

Auditable objects. An auditable register supports, in addition to the standard READ and WRITE operations, also an AUDIT operation that reports which values were read by each process. Formally, an AUDIT has no parameters and it returns a set of pairs, (j, v), where j is a process id, and v is a value of the register. A pair (j, v) indicates that process  $p_j$  has read the value v.

Formally, the sequential specification of an auditable register enforces, in addition to the requirement on READ and WRITE operations, that a pair appears in the set returned by an AUDIT operation if and only if it corresponds to a preceding READ operation. In prior work [5], this *if and only if* property was stated as a combination of two properties of the sequential execution: *accuracy*, if a READ is in the response set of the AUDIT, then the READ is before the AUDIT (the *only if* part), and *completeness*, any READ before the AUDIT is in its response set (the *if* part).

We wish to capture in a precise, implementation-agnostic manner, the notion of an *effective operation*, which we will use to ensure that an AUDIT operation will report all *effective* operations. Assume an algorithm  $\mathcal{A}$  that implements an object T. The next definition characterizes, in an execution in which a process p invokes an operation, a point at which p knows the value that the operation returns, even if the response event is not present.

**Definition 2** (effective operation). An operation op on object T by process p is v-effective after a finite execution prefix  $\alpha$  if, for every execution prefix  $\beta$  indistinguishable from  $\alpha$  to p (i.e., such that  $\alpha \stackrel{p}{\sim} \beta$ ), op returns v in every extension  $\beta'$  of  $\beta$  in which op completes.

Observe that in this definition,  $\alpha$  itself is also trivially an execution prefix indistinguishable to p, and hence in any extension  $\alpha'$  in which op completes returns value v. Observe as well that op could already be completed in  $\alpha$  or not be invoked (yet). However, the most interesting case is when op is pending in  $\alpha$ .

We next define the property that an operation on T is not compromised in an execution prefix by a process. As we will see, in our register algorithm, a READ by p is linearized as soon as it becomes v-effective, in a such way that in any extension including a complete AUDIT, p is reported as a reader of v by this AUDIT. This, however, does not prevent a curious reader p from learning another value v' for which none of its READ operations is v'-effective. In such a situation, the write operation with input v' is said to be *compromised* by p. The next definition states that this can happen only if a READ operation by p becomes v'-effective. The definition is general, and applies to any object.

**Definition 3** (uncompromised operation). Consider a finite execution prefix  $\alpha$  and an operation op by process q whose invocation is in  $\alpha$ . We say that op is uncompromised in  $\alpha$  by process p if there is another finite execution  $\beta$  such that  $\alpha \stackrel{p}{\sim} \beta$  and op is not invoked in  $\beta$ .

A value v is uncompromised by a reader p if all WRITE(v) operations are uncompromised by p, unless p has an effective READ returning v.

One-time pads. To avoid data leakage, we employ one-time pads [17, 19]. Essentially, a one-time pad is a random string—known only to the writers and auditors—with a bit for each reader. To encrypt a message m, m is bitwise XORed with the pad obtaining a ciphertext c. Our algorithm relies on an infinite sequence of one-time pads. A one-time pad is additively malleable, i.e., when f is an additive function, it is possible to obtain a valid encryption of f(m) by applying a corresponding function f' to the ciphertext c corresponding to m.

Attacks. We consider an honest-but-curious (aka, semi-honest and passive) [13] attacker that interacts with the implementation of *T* by performing operations, and adheres to its code. It may however stop prematurely and perform arbitrary local computations on the responses obtained from base objects. For instance, for an auditable register, the attacker can attempt to infer in a READ operation the current or a past value of the register, without being reported in AUDIT operations.

#### 3 AN AUDITABLE MULTI-WRITER, MULTI-READER REGISTER

We present a wait-free and linearizable implementation of a multi-writer, multi-reader register (Alg. 1), in which effective reads are auditable. Furthermore, the implementation does not compromise other reads, as while performing a read operation, a process is neither able to learn previous values, nor whether some other process has read the current value. We ensure that a read operation is linearized as soon as, and not before it becomes effective. Audits hence report exactly those reads that have made enough progress to infer the current value of the register. As a consequence, the implementation is immune to an honest-but-curious attacker.

### 3.1 Description of the Algorithm

The basic idea of the implementation is to store in a single register R, the current value and a sequence number, as well as the set of its readers, encoded as a bitset. Past values, as well as their reader set, are stored in other registers (arrays V and B in the code, indexed by sequence numbers), so auditors can retrieve them. Changing the current value from v to w consists in first copying v and its reader set to the appropriate registers V[s] and B[s], respectively (where s is v's sequence number), before updating R to a triple formed by w, a new sequence number, and an empty reader set. This is done with a compare&swap in order not to miss changes to the reader set occurring between the copy and the update. An auditor starts by reading R, obtaining the current value w, its set of readers, and its sequence number s. Then it goes over arrays s and s to retrieve previous values written and the processes that have read them.

5

In an initial design of the implementation, a READ operation obtains from R the current value v and the reader set, adding locally the ID of the reader to this set before writing it back to R, using compare&swap. This simple design is easy to linearize (each operation is linearized with a compare&swap or a read applied to R). However, besides the fact that READ and WRITE are only lock-free, this design has two drawbacks regarding information leaking:

First, a reader can read the current value without being reported by AUDIT operations, simply by not writing to the memory after reading R, when it already knows the current value v of the register. This step does not modify the state of R (nor of any other shared variables), and it thus cannot be detected by any other operation. Therefore, by following its code, but pretending to stop immediately after accessing R, a reader is able to know the current value without ever being reported by AUDIT operations.

*Second*, each time R is read by some process p, it learns which readers have already read the current value. Namely, while performing a READ operation, a process can compromise other reads.

Alg. 1 presents the proposed implementation of an auditable register. We deflect the "crash-simulating" attack by having each READ operation apply at most one primitive to R that atomically returns the content of R and updates the reader set. To avoid partial auditing, the reader set is encrypted, while still permitting insertion by modifying the encrypted set (i.e., a light form of homomorphic encryption.). Inserting the reader ID into the encrypted set should be kept simple, as it is part of an atomic modification of R. We apply to the reader set a simple cipher (the one-time pad [17, 19]), and benefit from its additive malleability. Specifically, the IDs of the readers of the current value are tracked by the last m bits of R, where m is the number of readers. When a new value with sequence number s is written in R, these bits are set to a random m-bit string,  $rand_s$ , only known by writers and auditors. This corresponds to encrypting the empty set with a random mask. Process  $p_i$  is inserted in the set by XORing the ith tracking bit with 1. Therefore, retrieving the value stored in R and updating the reader set can be done atomically by applying fetch&xor. Determining set-membership requires the mask  $rand_s$ , known only to auditors and writers.

The one-time pad, as its name indicates, is secure as long as each mask is used at most once. This means we need to make sure that different sets encrypted with the same mask  $rand_s$  are never observed by a particular reader, otherwise, the reader may infer some set member by XORing the two ciphered sets. To ensure that, we introduce an additional register SN, which stores only the sequence number of the current value. A READ operation by process  $p_i$  starts by reading SN, and, if it has not changed since the previous READ by the same process, immediately returns the latest value read. Otherwise,  $p_i$  obtains the current value v and records itself as one of its readers by applying a fetch&xor( $2^i$ ) operation to R. This changes the ith tracking bit, leaving the rest of R intact. Finally,  $p_i$  updates SN to the current sequence number read from R, thus ensuring that  $p_i$  will not read R again, unless its sequence number field is changed. This is done with a compare&swap to avoid writing an old sequence number in SN.

Writing a new value w requires retrieving and storing the IDs of the readers of the current value v for future AUDIT, writing w, the new sequence number s+1, and an empty reader set encrypted with a fresh mask  $rand_{s+1}$  to R before announcing the new sequence number in SN. To that end,  $p_j$  first locally gets a new sequence number s+1, where s is read from SN. It then repeatedly reads R, deciphers the tracking bits and updates shared registers V[s] and B[s] accordingly until it succeeds in changing it to  $(s+1, w, rand_{s+1})$  or it discovers a sequence number  $s' \geq s+1$  in R. In the latter case, a concurrent write(w') has succeeded, and may be seen as occurring immediately after  $p_j$ 's operation, which therefore can be abandoned. In the absence of a concurrent write, the compare&swap applied to R may fail as the tracking bits are modified by a concurrent read. This happens at most m times, as each reader applies at most one fetch&xor to R while its sequence number field does not change. Whether or not  $p_j$  succeeds in modifying R, we make

sure that before write(w) terminates, the sequence number SN is at least as large as the new sequence number s + 1. In this way, after that, write operations overwrite the new value w and read operations return w or a more recent value.

Because SN and R are not updated atomically, their sequence number fields may differ. In fact, an execution of Alg. 1 alternates between  $normal\ E$  phases, in which both sequence numbers are equal, and  $transition\ D$  phases in which they differ. A transition phase is triggered by a write(w) with sequence number s and ends when the write completes or it is helped to complete by updating SN to s. Care must be taken during a D phase, as some read, which is silent, may return the old value v, while another, direct, read returns the value w being written. For linearization, we push back silent read before the compare&swap applied to R that marks the beginning of phase D, while a direct read is linearized with its fetch&xor applied to R.

An audit starts by reading R, thus obtaining the current value v, and its sequence number s; it is linearized with this step. It then returns the set of readers for v (inferred from the tracking bits read from R) as well as for each previously written value (which can be found in the registers V[s'] and B[s'], for s' < s.). In a D phase, a silent read operation may start after an audit reads R while being linearized before this step, so we make sure that the D phase ends before the audit returns. This is done, as in direct read and write, by making sure that SN is at least as large as the sequence number s read from R. In this way, a silent read (this also holds for a write that is immediately overwritten) whose linearization point is pushed back before that of an audit is concurrent with this audit, ensuring that the linearization order respects the real time order between these operations.

Suppose that an AUDIT by some process  $p_i$  reports  $p_j$  as a reader of some value v. This happens because  $p_i$  directly identifies  $p_j$  as a reader of v from the tracking bits in R, or indirectly by reading the registers V[s] and B[s], where V[s] = v. In both cases, in a read instance op, reader  $p_j$  has previously applied a fetch&xor to R while its value field is v. Since the response of this fetch&xor operation completely determines the return value of op, independently of future or past steps taken by  $p_j$ , op is effective. Therefore, only effective operations are reported by AUDIT, and if an AUDIT that starts after op is effective, it will discover that  $p_j$  read v, again either directly in the tracking bits of R, or indirectly after the reader set has been copied to B[s].

### 3.2 Proof of Correctness

*Partitioning into phases.* We denote by R.seq, R.val and R.bits the sequence number, value and m-bits string, respectively, stored in R. We start by observing that the pair of values in (R.seq, SN) takes on the following sequence:  $(0,0), (1,0), (1,1), \ldots, (x,x-1), (x,x), \ldots$  Indeed, when the state of the implemented register changes to a new value v, this value is written to R together with a sequence number x+1, where x is the current value of SN. SN is then updated to x+1, and so on.

Initially, (R.seq, SN) = (0, 0). By invariants that can be proved on the algorithm, the successive values of R.seq and SN are  $0, 1, 2, ..., SN \ge x - 1$  when R.seq is changed to x, and when SN is changed to x, R.seq has previously been updated to x. Therefore, the sequence of successive values of the pair (R.seq, SN) is (0, 0), (1, 0), (1, 1), ..., (x, x - 1), (x, x), ... We can therefore partition any execution into intervals  $E_x$  and  $D_x$  (for Equal and Different), so that R.seq = x and SN = x during  $E_x$ , and R.seq = x and SN = x - 1 during  $D_x$ :

**Lemma 1.** A finite execution  $\alpha$  can be written, for an integer  $k \geq 0$ , either as  $E_0 \rho_1 D_1 \sigma_1 E_1 \dots \rho_k D_k \sigma_k E_k$  or as  $E_0 \rho_1 D_1 \sigma_1 E_1 \dots \sigma_{k-1} E_{k-1} \rho_k D_k$ , where:

# **Algorithm 1** Multi-writer, *m*-reader auditable register implementation

```
shared registers:
        R: a register supporting read, compare&swap, and
             fetch&xor, initially (0, v_0, rand_0)
                                                                      ▶ store a triple (sequence number, value, m-bits string)
         SN: a register supporting read and compare&swap,
             initially 0
        V[0..+\infty] registers, initially [\bot, ..., \bot]
        B[0..+\infty][0..m-1] Boolean registers, initially,
             B[s, j] = false for every (s, j) : s \ge 0, 0 \le j < m.
   local variables: reader
         prev_val, prev_sn: latest value read (⊥ initially)
             and its sequence number (-1 initially)
   local variables common to writers and auditors
        rand_0, rand_1, . . .: sequence of random m-bit strings
   local variables: auditor
         A: audit set, initially \emptyset;
         lsa: latest "audited" seq. number, initially 0
 1: function READ()
                                                                                                 ▶ code for reader p_j, 0 \le j < m
       sn \leftarrow SN.read()
        if sn = prev\_sn then return prev\_val
                                                                                   ▶ no new write since latest READ operation
        (sn, val, \_) \leftarrow R.fetch\&xor(2^j)
 4:
                                                                               \triangleright fetch current value and insert j in reader set
        SN.compare&swap(sn - 1, sn)
                                                                                                    ▶ help complete snth write
 5:
        prev\_sn \leftarrow sn; prev\_val \leftarrow val; return val
 7: function WRITE(v)
                                                                                         \triangleright code for writer p_i, i \notin \{0, ..., m-1\}
 8:
       sn \leftarrow SN.read() + 1
        repeat
 9:
            (lsn, lval, bits) \leftarrow R.read()
10:
            if lsn \ge sn then break
11:
            V[lsn].write(lval);
12:
            for each j:bits[j] \neq rand_{lsn}[j] do
13:
        B[lsn][j].write(true)
        until R.compare&swap((lsn, lval, bits), (sn, v, rand_{sn}))
14:
        SN.compare&swap(sn - 1, sn); return
15:
16: function AUDIT()
        (rsn, rval, rbits) \leftarrow R.read()
17:
        for s = lsa, lsa + 1, ..., rsn - 1 do
18:
            val \leftarrow V[s].read();
19:
            A \leftarrow A \cup \{(j, val) : 0 \le j < m, B[s][j].read() = true\}
20:
        A \leftarrow A \cup \{(j, rval) : 0 \le j < m, bits[j] \ne rand_{rsn}[j]\}
21:
        lsa \leftarrow sn; SN.compare\&swap(rsn - 1, rsn); return A
22:
```

- $\rho_{\ell}$  and  $\sigma_{\ell}$  are the steps that respectively change the value of R.seq and SN from  $\ell-1$  to  $\ell$  ( $\rho_{\ell}$  is a successful R.compare&swap, line 14,  $\sigma_{\ell}$  is also a successful SN.compare&swap, applied within a READ, line 5, a WRITE, line 15, or an AUDIT, line 22).
- in any configuration in  $E_{\ell}$ ,  $R.seq = SN = \ell$ , and in any configuration in  $D_{\ell}$ ,  $R.seq = \ell = SN + 1$ .

Termination. It is clear that AUDIT and READ operations are wait-free. We prove that WRITE operations are also wait-free, by showing that the repeat loop (lines 9-14) terminates after at most m + 1 iterations. This holds since each reader may change R at most once (by applying a R-fetch&xor, line 4) while R-seq remains the same.

#### **Lemma 2.** Every operation terminates within a finite number of its own steps.

PROOF SKETCH. The lemma clearly holds for READ and AUDIT operations. Let wop be a write operation, and assume, towards a contradiction, that it does not terminate. Let sn = x + 1 be the sequence number obtained at the beginning of wop at line 8, where x is the value read from SN. We denote by (sr, vr, br) the triple read from R in the first iteration of the repeat loop. It can be shown that  $x \le sr$ . As sr < sn = x + 1 (otherwise the loop breaks in the first iteration at line 11, and the operation terminates), we have sr = x.

As wop does not terminate, in particular the compare&swap applied to R at the end of the first iteration fails. Let (sr', vr', br') be the value of R immediately before this step is applied. This can be used to show that if  $sr' \neq sr$  or  $vr' \neq vr$ , then sr' > sr. Therefore, wop terminates in the next iteration as the sequence number read from R in that iteration is greater than or equal to sn (line 11). It thus follows that sr = sr', vr = vr', and  $br \neq br'$ : at least one reader applies a fetch&xor to R during the first iteration of repeat loop.

The same reasoning applies to the next iterations of the repeat loop. In each of them, the sequence number and the value stored in R are the same, sr and vr respectively (otherwise the loop would break at line 11), and thus a reader applies a fetch&xor to R before the compare&swap of line 14 (otherwise the compare&swap succeeds and wop terminates). But it can be shown that each reader applies at most one fetch&xor to R while it holds the same sequence number, which is a contradiction.

Linearizability. Let  $\alpha$  be a finite execution, and H be the history of the READ, WRITE, and AUDIT operations in  $\alpha$ . We classify and associate a sequence number with some of READ and WRITE operations in H as explained next. Some operations that did not terminate are not classified, and they will later be discarded.

- A READ operation op is silent if it reads  $x = prev\_sn$  at line 2. The sequence number sn(op) associated with a silent READ operation op is the value x returned by the read from SN. Otherwise, if op applies a fetch&xor to R, it is said to be direct. Its sequence number sn(op) is the one fetched from R (line 4).
- A WRITE operation op is visible if it applies a successful compare&swap to R (line 14). Otherwise, if op terminates without applying a successful compare&swap on R (by exiting the repeat loop from the break statement, line 11), it is said to be silent. For both cases, the sequence number sn(op) associated with op is x + 1, where x is the value read from SN at the beginning of op (line 8).

Note that all terminated READ or WRITE operations are classified as silent, direct, or visible. An AUDIT operation *op* is associated with the sequence number read from *R* at line 17.

We define a complete history H' by removing or completing the operations that do not terminate in  $\alpha$ , as follows: Among the operations that do not terminate, we remove every AUDIT and every unclassified READ or WRITE. For a silent READ that does not terminate in  $\alpha$ , we add a response immediately after SN is read at line 2. The value returned is  $prev\_val$ , that is the value returned by the previous READ by the same process. For each direct READ operation op that does not terminate in  $\alpha$ , we add a response with value v defined as follows. Since op is direct, it applies a fetch&xor on R that returns a triple (sr, vr, br); v is the value vr in that triple. In H', we place the response of non-terminating direct READ and visible WRITE after every response and every remaining invocation of H, in an arbitrary order.

9

Finally, to simplify the proof, we add at the beginning of H' an invocation immediately followed by a response of a WRITE operation with input  $v_0$  (the initial value of the auditable register.). This fictitious operation has sequence number 0 and is visible.

Essentially, in the implemented register updating to a new value v is done in two phases. R is first modified to store v and a fresh sequence number x+1, and then the new sequence number is announced in SN. Visible write, direct read, and audit operations may be linearized with respect to the compare&swap, fetch&xor or read they apply to R. Special care should be taken for silent read and write operations. Indeed, a silent read that reads x from SN, may return the previous value u stored in the implemented register or v, depending on the sequence number of the last preceding direct read by the same process. Similarly, a silent write(v') may not access R at all, or apply a compare&swap after R.seq has already been changed to x+1. However, write(v') has to be linearized before write(v), in such a way that v' is immediately overwritten.

Hence, direct READ, visible WRITE, and AUDIT are linearized first, according to the order in which they apply a primitive to R. We then place the remaining operations with respect to this partial linearization.  $L(\alpha)$  is the total order on the operations in H' obtained by the following rules:

R1 For direct READ, visible write, audit and some silent read operations we defined an associated step ls applied by the operation. These operations are then ordered according to the order in which their associated step takes place in  $\alpha$ . For a direct read, visible write, or audit operation op, its associated step ls(op) is respectively the fetch&xor at line 4, the successful compare&swap at line 14, and the read at line 17 applied to R. For a silent read operation op with sequence number sn(op) = x, if SN.read (line 2) is applied in op during  $E_x$  (that is, R.seq = x when this read occurs), ls(op) is this read step. The other silent read operations do not have a linearization step, and are not ordered by this rule. They are instead linearized by Rule R2.

Recall that  $\rho_{x+1}$  is the successful compare&swap applied to R that changes R.seq from x to x+1 (Lemma 1). By rule R1, the visible WRITE with sequence number x+1 is linearized at  $\rho_{x+1}$ .

- R2 For every  $x \ge 0$ , every remaining silent read op with sequence number sn(op) = x is placed immediately before the unique visible write operation with sequence number x + 1. Their relative order follows the order in which their read step of SN (line 2) is applied in  $\alpha$ .
- R3 Finally, we place for each  $x \ge 0$  every silent write operation op with sequence number sn(op) = x + 1. They are placed after the silent read operations with sequence number x ordered according to rule R2, and before the unique visible write operation with sequence number x + 1. As above, their respective order is determined by the order in which their read step of SN (line 8) is applied in  $\alpha$ .

Rules R2 and R3 are well-defined, is we can prove the existence and uniqueness of a visible WRITE with sequence number x, if there is an operation op with sn(op) = x.

We can show that the linearization  $L(\alpha)$  extends the real-time order between operations, and that the READ and WRITE operations satisfy the sequential specification of a register.

Audit Properties. For the rest of the proof, fix a finite execution  $\alpha$ . The next lemma helps to show that effective operations are audited; it demonstrates how indistinguishability is used in our proofs.

**Lemma 3.** A read operation rop that is invoked in  $\alpha$  is in  $L(\alpha)$  if and only if rop is effective in  $\alpha$ .

PROOF. If rop completes in  $\alpha$ , then it is effective and it is in  $L(\alpha)$ . Otherwise, rop is pending after  $\alpha$ . Let  $p_j$  be the process that invokes rop. We can show:

**Claim 4.** rop is effective after  $\alpha$  if and only if either (1)  $p_j$  has read x from SN and  $x = prev_sn$  (line 2) or (2)  $p_j$  has applied fetch&xor to R (line 4).

PROOF. First, let  $\alpha'$  be an arbitrary extension of  $\alpha$  in which rop returns some value a,  $\beta$  a finite execution indistinguishable from  $\alpha$  to  $p_j$ , and  $\beta'$  one of its extensions in which rop returns some value b. We show that if  $\alpha$  satisfies (1) or (2), then a = b. (1) If in  $\alpha$  after invoking rop,  $p_j$  reads  $x = prev\_sn$  from SN at line 2, then rop returns  $a = prev\_val$  in  $\alpha'$ . Since  $\alpha \stackrel{p_j}{\sim} \beta$ ,  $prev\_val = a$  and  $prev\_sn = x$  when rop starts in  $\beta$ , and  $p_j$  reads also x from SN. Therefore, rop returns b = a in  $\beta'$ . (2) If  $p_j$  applies a fetch&xor to R (line 4) while performing rop in  $\alpha$ , then rop returns a = v (line 6), where v is the value fetched from R.val in  $\alpha'$ . Since  $\alpha \stackrel{p_j}{\sim} \beta$ ,  $p_j$  also applies a fetch&xor to R while performing rop in  $\beta$ , and fetches v from R.val. Therefore rop also returns v in  $\beta'$ .

Conversely, suppose that neither (1) nor (2) hold for  $\alpha$ . That is,  $p_j$  has not applied a fetch&xor to R and, if x has been read from SN,  $x \neq prev\_sn$ . We construct two extensions  $\alpha'$  and  $\alpha''$  in which rop returns  $v' \neq v''$ , respectively. Let X be the value of SN at the end of  $\alpha$ , and  $p_i$  be a writer. In  $\alpha'$ ,  $p_i$  first completes its pending write if it has one, before repeatedly writing the same value v' until performing a visible write v'. Finally, v' completes v' is changed to v'. Note also that when this happens, v' is the extension v' is similar, except that v' is replaced by v''.

Since conditions (1) and (2) do not hold,  $p_i$ 's next step in rop is reading SN or issuing R.fetch&xor. If  $p_j$  reads SN after resuming rop, it gets a value  $x > prev\_val$ . Thus, in both cases,  $p_j$  accesses R in which it reads R.val = v' (or R.val = v''). Therefore, rop returns v' in  $\alpha'$  and v'' in  $\alpha''$ .

Now, if (1) holds ( $p_j$  reads  $x = prev\_val$  from SN at line 2), then rop is classified as a silent read, and it appears in  $L(\alpha)$ , by rule R1 if R.seq = x when SN is read or rule R2, otherwise. If (2) holds ( $p_j$  applies a fetch&xor to R), then op is a direct read, and linearized in  $L(\alpha)$  by rule R1.

If neither (1) nor (2) hold, then  $p_j$  has either not read SN, or read a value  $\neq prev\_val$  from SN but without yet accessing R. In both cases, op is unclassified and hence not linearized.

We can prove that an audit aop includes a pair (j, v) in its response set if and only if a read operation by process  $p_j$  with output v is linearized before it. Since a read is linearized if and only it is effective (Lemma 3), any AUDIT operation that is linearized after the read is effective, must report it. This implies:

**Lemma 5.** If an AUDIT operation aop is invoked and returns in an extension  $\alpha'$  of  $\alpha$ , and  $\alpha$  contains a v-effective READ operation by process  $p_j$ , then (j, v) is contained in the response set of aop.

Lemma 6 shows that writes are uncompromised by readers, namely, a read cannot learn of a value written, unless it has an effective READ that returned this value. Lemma 7 shows that reads are uncompromised by other readers, namely, they do not learn of each other.

**Lemma 6.** Assume  $p_j$  only performs READ operations. Then for every value v either there is a READ operation by  $p_j$  in  $\alpha$  that is v-effective, or there is  $\alpha'$ ,  $\alpha' \stackrel{p_j}{\sim} \alpha$  in which no WRITE has input v.

PROOF. If v is not an input of some write operation in  $\alpha$ , the lemma follows by taking  $\alpha' = \alpha$ . If there is no visible write(v) operation in  $\alpha$ , then, since a silent write(v) does not change R.val to v, the lemma follows by changing its input to some value  $v' \neq v$  to obtain an execution  $\alpha' \stackrel{p_j}{\sim} \alpha$ 

Let wop be a visible write(v) operation in  $\alpha$ . Since it is visible, wop applies a compare&swap to R that changes (R.seq, R.val) to (x, v) where x is some sequence number. If  $p_j$  applies a fetch&xor to R while R.val = v, then the corresponding read operation rop it is performing is direct and v-effective. Otherwise,  $p_j$  never applies a fetch&xor to R while R.val = v. R is the only shared variable in which inputs of write are written and that is read by  $p_j$ . Hence, the input of wop can be replaced by another value  $v' \neq v$ , creating an indistinguishable execution  $\alpha'$  without a write with input v.

**Lemma 7.** Assume  $p_j$  only performs READ operations, then for any reader  $p_k$ ,  $k \neq j$ , there is an execution  $\alpha' \stackrel{p_j}{\sim} \alpha$  in which no read by  $p_k$  is v-effective, for any value v.

Proof. The lemma clearly holdes if there is no v-effective read by process  $p_k$ . So, assume there is a v-effective read operation rop by  $p_k$ . Let  $\alpha'$  be the execution in which we remove all v-effective read operations performed by  $p_k$  that are silent. Such operations do not change any shared variables, and therefore,  $\alpha' \stackrel{p_j}{\sim} \alpha$ .

So, let rop be a direct, v-effective read by  $p_k$ . When performing rop,  $p_k$  applies fetch&xor to R (line 4), when (R.seq, R.val) = (x, v), for some sequence number x. This step only changes the kth tracking bit of R unchanged to, say, b. Recall that R is accessed (by applying a fetch&xor) at most once by  $p_j$  while R.seq = x. If no fetch&xor by  $p_j$  is applied to R while R.seq = x, or one is applied before  $p_k$ 's, rop can be removed without being noticed by  $p_j$ . Suppose that both  $p_k$  and  $p_j$  apply a fetch&xor to R while R.seq = x, and that  $p_j$ 's fetch&xor is after  $p_k$ 's. Let  $\alpha'_{x,b}$  be the execution identical to  $\alpha'$ , except that (1) the kth bit of  $rand_x$  is b and, (2) rop is removed. Therefore,  $\alpha'_{x,b} \stackrel{p_j}{\sim} \alpha'$ , and since  $\alpha' \stackrel{p_j}{\sim} \alpha$ , we have that  $\alpha'_{x,b} \stackrel{p_j}{\sim} \alpha$ .

Theorem 8. Alg. 1 is a linearizable and wait-free implementation of an auditable multi-writer, multi-reader register. Moreover,

- An Audit reports (j, v) if and only if  $p_j$  has an v-effective read operation in  $\alpha$ .
- a WRITE is uncompromised by a reader  $p_i$ , unless  $p_i$  has a v-effective READ.
- a reade by  $p_k$  is uncompromised by a reader  $p_j \neq p_k$ .

#### 4 AN AUDITABLE MAX REGISTER

This section shows how to extend the register implementation of the previous section into an implementation of a max register with the same properties. A *max register* provides two operations: writeMax(v) which writes a value v and read which returns a value. Its sequential specification is that a read returns the largest value previously written. An auditable max register also provides an audit operation, which returns a set of pairs (j, v). As in the previous section, reads are audited if and only if they are effective, and readers cannot compromise other writeMax operations, unless they read them, or other read operations.

Alg. 2 uses essentially the same READ and AUDIT as in Alg. 1. The WRITE(w) obtains a new sequence number s+1 and then attempts to change R to  $(s+1, w, rand_{s+1})$ . The operation terminates after it succeeds in doing so, or if it sees in R a sequence number  $s' \geq s+1$ . In the latter case, a concurrent write(w') has succeeded and may be seen as overwriting w, so write(w) can terminate, even if w is never written to R. The implementation of write(w) with sequence number  $s' \geq s+1$  is no longer abandoned when a sequence number  $s' \geq s+1$  is read from R, but instead when R stores a value  $w' \geq w$ .

### Algorithm 2 Auditable Max Register

```
shared registers
        R, SN, V[0..+\infty], B[0..+\infty][0..m-1] as in Alg. 1
        M: a (non-auditable) max register, initially v_0 = (w_0, N_0)
   local variables: writer, reader, auditor, as in Alg. 1
21: function READ(), AUDIT(): same as in Alg 1
22: function WRITEMAX(w)
      v \leftarrow (w, N), where N is a fresh random nonce
       M.writeMax(v); sn \leftarrow SN.read() + 1;
24:
25:
            (lsn, lval, bits) \leftarrow R.read()
26:
           if lval \ge v then sn \leftarrow lsn; break
27:
           if lsn \ge sn then
28:
              SN.compare&swap(sn - 1, sn);
29:
30:
              sn \leftarrow SN.\text{read}() + 1; continue
            mval \leftarrow M.read()
31:
            V[lsn].write(lval.value);
32:
            B[lsn][j].write(true) \forall j, s.t. bits[j] \neq rand_{lsn}[j]
33:
        until R.compare&swap((lsn, lval, bits), (sn, mval, rand_{sn}))
34:
35:
        SN.compare&swap(sn - 1, sn); return
```

There is however, a subtlety that must be taken care of. A reader may obtain a value v with sequence number s, and later read a value v + 2 with sequence number s' > s + 1. This leaks to the reader that some WRITEMAX operations occur in between its READ operations, and in particular, that a WRITEMAX(v + 1) occurred, without ever effectively reading v + 1.

To deal with this problem, we append a  $random\ nonce\ N$  to the argument of a writemax operation, where N is a random number. The pair (w,N) is used as the value written v was used in Alg. 1. The pairs (w,N) are ordered lexicographically, that is, first by their value w and then by their nonce N. Thus, the reader cannot guess intermediate values. The code for read and audit is slightly adjusted in Alg. 2 versus Alg. 1, to ignore the random nonce N from the pairs when values are returned.

In the algorithm, a (non-auditable) max-register M is shared among the writers. A writemax(w) by p starts by writing the pair v = (w, N) of the value w and the nonce N to M, before entering a repeat loop. Each iteration is an attempt to store in R the current value mval of M, and the loop terminates as soon as R holds a value equal to or larger than mval. Like in Alg. 1, R holds a triplet (s, val, bits) where s is val's sequence number, val is the current value, and bits is the encrypted set of readers of val. Before attempting to change R, val and the set of readers, once deciphered, are stored in the registers V[s] and B[s], from which they can be retrieved with AUDIT.

In each iteration of the repeat loop, the access pattern of write in Alg. 1 to the shared register SN and R is preserved. After obtaining a new sequence number s+1, where s is the current value of SN (line 24 for the first iteration, line 30 otherwise), a triple (lsn, lval, bits) is read from R. If  $lval \ge v$ , the loop breaks as a value that is equal to or larger than v has already been written. As in Alg. 1, before returning we make sure that the sequence number in SN is at least as large as lsn, the sequence number in R.

#### 5 AUDITABLE SNAPSHOT OBJECTS AND VERSIONED TYPES

We show how an auditable max register (Section 4) can be used to make other object types auditable.

#### 5.1 Making Snapshots Auditable

We start by showing how to implement an auditable n-component snapshot object, relying on an auditable max register. Each component has a state, initially  $\bot$ , and a different designated writer process. A view is an n-component array, each cell holding a value written by a process in its component. A  $atomic\ object\ [1]$  provides two operations: update(v) that changes the process's component to v, and scan that returns a view. It is required that in any sequential execution, in the view returned by a scan, each component contains the value of the latest update(v) to this component (or  $\bot$  if there is no previous update(v)). As for the auditable register, an audit operation returns a set of pairs (j, view). In a sequential execution, there is such a pair if and only if the operation is preceded by a scan by process  $p_j$  that returns view. Here, we want that audits report exactly those scans that have made enough progress to infer the current view of the object.

Denysuk and Woeffel [11] show that a strongly-linearizable max register can be used to transform a linearizable snapshot into its strongly linearizable counterpart. As we explain next, with the same technique, non-auditable snapshot objects can be made auditable. Algorithm 3 adds an AUDIT operation to their algorithm. Their implementation is lock-free, as they rely on a lock-free implementation of a max register. Algorithm 3 is wait-free since we use the wait-free max-register implementation of Section 4.

Let S be a linearizable, but non-auditable snapshot object. The algorithm works as follows: each new state (that is, whenever one component is updated) is associated with a unique and increasing *version number*. The version number is obtained by storing a sequence number  $sn_i$  in each component i of S, in addition to its current value. Sequence number  $sn_i$  is incremented each time the ith component is updated (line 2). Summing the sequence numbers of the components yields a unique and increasing version number (vn) for the current view.

The pairs (vn, view), where vn is a version number and view a state of the auditable snapshot, are written to an auditable max register M. The pairs are ordered according to the version number, which is a total order since version numbers are unique. Therefore, the latest state can be retrieved by reading M, and the set of past scan operations can be obtained by auditing M (line 10). The current view of the auditable snapshot is stored in S.

In an UPDATE(v), process  $p_i$  starts by updating the ith component of S with v and incrementing the sequence number field  $sn_i$ . It then scans S, thus obtaining a new view of S that includes its update. The view view of the implemented auditable snapshot is obtained by removing the sequence number in each component (line 4). The version number vn associated with this view is the sum of the sequence numbers. It then writes (vn, view) to the max-register M (line 5). A scan operation reads a pair (vn, view) from M and returns the corresponding view (line 7). Since M is auditable, the views returned by the processes that have previously performed a scan can thus be inferred by auditing M (line 10).

The AUDIT and SCAN operations interact with the implementation by applying a single operation (audit and read, respectively) to the auditable max register M. The algorithm therefore lifts the properties of the implementation of M to the auditable snapshot object. In particular, when the implementation presented in Section 4 is used, effective SCAN operations are auditable, SCAN operations are uncompromised by other scanners, and UPDATE operations are uncompromised by scanners.

#### 5.2 Proof of Correctness

Let  $\alpha$  be a finite execution of Algorithm 3. To simplify the proof, we assume the inputs of update by the same process are unique.

#### **Algorithm 3** *n*-component auditable snapshot objects.

```
shared registers
          M: auditable max register, initially (0, [\bot, ..., \bot])
          S: (non-auditable) snapshot object,
              initially [(0, \perp), \ldots, (0, \perp)]
    local variable: writer p_i, 1 \le i \le n
          sn_i local sequence number, initially 0
                                                                                                        \triangleright code for writer p_i, i \in \{1, ..., n\}
 1: function UPDATE(v)
         sn_i \leftarrow sn_i + 1; S.update_i((sn_i, v))
         sview \leftarrow S.scan(); vn \leftarrow \sum_{1 \le i \le n} sview[j].sn
 3:
         view \leftarrow \text{the } n\text{-component array of the values in } sview
 4:
         M.writeMax((vn, view)); return
 6: function SCAN()
         (\_, view) \leftarrow M.read(); return view
 8: function AUDIT()
         MA \leftarrow M.audit();
         return \{(j, view) : \exists \text{ an element } (j, (*, view)) \in MA\}
10:
```

We assume that the implementation of M is wait-free and linearizable. In addition, it guarantees effective linearizability and that READ operations are uncompromised by other readers. We also assume that the implementation of S is linearizable and wait-free (e.g.,[1]). Inspection of the code shows that UPDATE, SCAN and AUDIT operations are wait-free.

Since S and M are linearizable and linearizability is composable,  $\alpha$  can be seen as a sequence of steps applied to S or M. In particular, we associate with each high-level operation op a step  $\sigma(op)$  applied by op either to S or to M. The linearization  $L(\alpha)$  of  $\alpha$  is the sequence formed by ordering the operations according to the order their associated step occurs in  $\alpha$ .

For a SCAN and an AUDIT operation op,  $\sigma(op)$  is, respectively, the read and the audit steps applied to M. If op is an UPDATE with input x by process  $p_i$ , then let  $vn_x$  be the sum of the sequence numbers sn in each component of S after update(x) has been applied to S by  $p_i$ .  $\sigma(op)$  is the first write to M of a pair (vn, view) with  $vn \geq vn_x$  and view[i] = x. If there is no such write, op is discarded.

We first show that the linearization  $L(\alpha)$  respects the real-time order between operations.

**Lemma 9.** If an operation op completes before an operation op' is invoked in  $\alpha$ , then op precedes op' in  $L(\alpha)$ .

PROOF. We show that that the linearization point of any operation *op* is inside its execution interval; the claim is trivial for SCAN or AUDIT operations.

Suppose that op is an update by a process  $p_i$  with input x. The sum of the sequence numbers in the components of S increases each time an update is applied to it. Hence, any pair (vn, view) written to M before  $p_i$  has updated its component of S to x is such that  $vn < vn_x$ . Therefore  $\sigma(op)$ , if it exists, is after op starts. If op terminates, then it scans S after updating the ith component of S to x. The view it obtains and its associated version number satisfy view[i] = x and  $vn \ge vn_x$ . This pair is written to M. If  $\sigma(op)$  is not this step, then  $\sigma(op)$  occurs before op terminates. If op does not terminate and  $\sigma(op)$  does exist, it occurs after op starts and thus within op's execution interval.

**Lemma 10.** Each component i of the view returned by a SCAN is the input of the last update by  $p_i$  linearized before the SCAN in  $L(\alpha)$ .

PROOF. Consider a SCAN operation *sop* that returns *view*, with view[i] = x. This view is read from the max register M and has version number vn. Let op be the last update by  $p_i$  linearized before sop in  $L(\alpha)$ , let y be its input and  $vn_y$  the version number (that is the sum of the sequence number stored in each component) of S immediately after S.update(y) is applied by  $p_i$ .

We denote by  $\sigma_u$  this low level update. Since the version number increases with each update, every pair (vn', view') written into M before  $\sigma_u$  is such that  $vn' < vn_y$ . Also, every pair (vn', view') written to M after  $\sigma_u$  and before sop is linearized satisfies  $vn' \ge vn_y \implies view'[i] = y$ . Indeed, if  $vn' \ge vn_y$ , view' is obtained by a scan of S applied after the i-th component is set to y. Hence, view'[i] = y because we assume that op is the last update by  $p_i$  linearized before sop in  $L(\alpha)$ .

Finally, step  $\sigma(op)$  is a write of pair (vn', view') to M with  $vn' \geq vn_y$  and view'[i] = y.  $\sigma(op)$  occurs after  $\sigma_u$  and before the max register M is read by sop. It thus follows that the pair (vn, view) read from M in sop satisfies  $vn \geq vn_y$  and has been written after  $\sigma_y$ . Hence, view[i] = y = x. We conclude that each component i of the view returned by a SCAN is the input of the last update by  $p_i$  linearized before the SCAN in  $L(\alpha)$ .

**Lemma 11.** An AUDIT reports (j, view) if and only if  $p_j$  has a view-effective<sup>2</sup> SCAN in  $\alpha$ . Each UPDATE(v) is uncompromised by a scanner  $p_j$  unless it has a view-effective SCAN with one component of view equal to v. Each SCAN by  $p_k$  is uncompromised by a scanner  $p_j \neq p_k$ .

PROOF. A SCAN applies a single operation on shared objects, namely a read on M. It is linearized with this step, which determines the view it returns. Therefore, a SCAN is linearized if and only if it is effective. Hence (j, view) is reported by an AUDIT if and only if  $p_i$  has a view-effective SCAN.

Let v be the input of an update operation by some process  $p_i$ . If there is no view with view[i] = v written to M (line 5), update(v) can be replaced by update(v'),  $v' \neq v$  in an execution  $\alpha'$ ,  $\alpha \stackrel{p_j}{\sim} \alpha'$ . Otherwise, note that each sview for which  $p_j$  has a sview-effective scan, we have  $sview[i] \neq v$ . Suppose that view, with view[i] = v is written to M in  $\alpha$ . Then we can replace view with an array view', identical to view except that  $view'[i] = v' \neq v$  an execution  $\alpha' \stackrel{p_j}{\sim} \alpha$ . This is because the write of view is not compromised by  $p_j$  in M. By repeating this procedure until all writes to M of view with view[i] = v have been eliminated leads to an execution  $\beta$ ,  $\beta \stackrel{p_j}{\sim} \alpha$  in which there is no update(v).

Theorem 12. Alg. 3 is a wait-free linearizable implementation of an auditable snapshot object which audits effective SCAN operations, in which SCAN and UPDATE are uncompromised by scanners.

#### 5.3 Versioned Objects

Snapshot objects are an example of a *versioned type* [11], whose successive states are associated with unique and increasing version numbers. Furthermore, the version number can be obtained from the object itself, without resorting to external synchronization primitives. Essentially the same construction can be applied to any versioned object.

An object  $t \in \mathcal{T}$  is specified by a tuple  $(Q, q_0, I, O, f, g)$ , where Q is the state space, I and O are respectively the input and output sets of update and read operations.  $q_0$  is the initial state and functions  $f: Q \to O$  and  $g: I \times Q \to Q$  describes the sequential behavior of read and update. A read() operation leaves the current state q unmodified and returns f(q). An update(v), where  $v \in I$  changes the state q to g(v,q) and does not return anything.

A linearizable *versioned* implementation of a type  $t \in \mathcal{T}$  can be transformed into a strongly-linearizable one [11], as follows. Let  $t = (Q, q_0, I, O, f, g)$  be some type in  $\mathcal{T}$ . Its *versioned* variant  $t' = (Q', q'_0, I', O', f', g')$  has  $Q' = Q \times \mathbb{N}$ ,

<sup>&</sup>lt;sup>2</sup>Namely,  $p_i$  has a SCAN operation that returns view in all indistinguishable executions.

 $q'_0 = (q_0, 0), I' = I, O' = O \times \mathbb{N}, f' : Q' \to O \times \mathbb{N}$  and  $g' : I \times Q' \to Q'$ . That is, the state of t' is augmented with a version number, which increases with each update and is returned by each read: f'((q, vn)) = (f(q), vn) and g'((q, vn)) = (g(q), vn') with vn < vn'.

A versioned implementation of a type  $t \in \mathcal{T}$  can be transformed into an auditable implementation of the same type using an auditable register. The construction is essentially the same as presented in Algorithm 3. In the auditable variant  $T_a$  of T, to perform an update(v), a process v0 first update the versioned implementation v1 before reading it. v2 hence obtains a pair (v3, v4) that it writes to the auditable max register v4. For a read, a process returns what it reads from v4. As read amounts to read v5, to perform an auditable max register v6. As we have seen for snapshots, v6 is linearizable and wait-free. Moreover, v7 inherits the advanced properties of the underlying max-register: If v6 is implemented with Algorithm 2, then it correctly audits effective read, and read and update are uncompromised.

Theorem 13 (Versioned types are auditable). Let  $t \in \mathcal{T}$ , and let T be a versioned implementation of t that is linearizable and wait-free. There exists a wait-free, linearizable and auditable implementation of t from T and auditable max-registers in which read and update are uncompromised by readers and Audit reports only effective read operations.

#### 6 DISCUSSION

This paper introduces novel notions of auditability that deal with curious readers. We implement a wait-free linearizable auditable register that tracks effective reads while preventing unauthorized audits by readers. This implementation is extended into an auditable max register, which is then used to implement auditable atomic snapshots and versioned types.

Many open questions remain for future research. An immediate question is how to implement an auditable register in which *only auditors can audit*, i.e., reads are uncompromised by writers. A second open question is how to extend auditing to additional objects. These can include, for example, *partial snapshots* [4] in which a reader can obtain an "instantaneous" view of a subset of the components. Another interesting object is a *clickable* atomic snapshot [16], in particular, variants that allow arbitrary operations on the components and not just simple updates (writes).

The property of uncompromising other accesses can be seen as an *internal* analog of *history independence*, recently investigated for concurrent objects [3]. A history-independent object does not allow an external observer, *having access to the complete system state*, to learn anything about operations applied to the object, but only its current state. Our definition, on the other hand, does not allow an internal observer, e.g., a reader that only reads shared base objects, to learn about other READ and WRITE operations applied in the past. An interesting intermediate concept would allow several readers *collude* and to combine the information they obtain in order to learn more than what they are allowed to.

# **ACKNOWLEDGMENTS**

H. Attiya is supported by the Israel Science Foundation (grant number 22/1425). A. Fernández Anta has been funded by project PID2022-140560OB-I00 (DRONAC) funded by MICIU / AEI / 10.13039 / 501100011033 and ERDF, EU. A. Milani is supported by the France 2030 ANR project ANR-23-PECL-0009 TRUSTINCloudS. C. Travers is supported in part by ANR projects DUCAT (ANR-20-CE48-0006).

#### **REFERENCES**

[1] Yehuda Afek, Hagit Attiya, Danny Dolev, Eli Gafni, Michael Merritt, and Nir Shavit. 1993. Atomic Snapshots of Shared Memory. J. ACM 40, 4 (1993), 873–890. https://doi.org/10.1145/153724.153741

- [2] James Aspnes, Hagit Attiya, and Keren Censor-Hillel. 2012. Polylogarithmic concurrent data structures from monotone circuits. J. ACM 59, 1 (2012), 2:1–2:24.
- [3] Hagit Attiya, Michael A. Bender, Martín Farach-Colton, Rotem Oshman, and Noa Schiller. 2024. History-Independent Concurrent Objects. In Proceedings of the 43rd ACM Symposium on Principles of Distributed Computing (PODC). Association for Computing Machinery, New York, NY, USA, 14–24. https://doi.org/10.1145/3662158.3662814 Full version in https://doi.org/10.48550/arXiv.2403.14445.
- [4] Hagit Attiya, Rachid Guerraoui, and Eric Ruppert. 2008. Partial snapshot objects. In 20th Annual ACM Symposium on Parallelism in Algorithms and Architectures (SPAA). Association for Computing Machinery, New York, NY, USA, 336–343. https://doi.org/10.1145/1378533.1378591
- [5] Hagit Attiya, Antonella Del Pozzo, Alessia Milani, Ulysse Pavloff, and Alexandre Rapetti. 2023. The Synchronization Power of Auditable Registers. In 27th International Conference on Principles of Distributed Systems (OPODIS), Vol. 286. Schloss Dagstuhl - Leibniz-Zentrum für Informatik, Dagstuhl, Germany, 4:1–4:23. https://doi.org/10.4230/LIPICS.OPODIS.2023.4 Full version in https://doi.org/10.48550/arXiv.2308.16600.
- [6] Pierre Civit, Seth Gilbert, Vincent Gramoli, Rachid Guerraoui, and Jovan Komatovic. 2023. As easy as ABC: Optimal (A)ccountable (B)yzantine (C)onsensus is easy! J. Parallel Distributed Comput. 181 (2023), 104743. https://doi.org/10.1016/J.JPDC.2023.104743
- [7] Pierre Civit, Seth Gilbert, Vincent Gramoli, Rachid Guerraoui, Jovan Komatovic, Zarko Milosevic, and Adi Seredinschi. 2022. Crime and Punishment in Distributed Byzantine Decision Tasks. In 42nd IEEE International Conference on Distributed Computing Systems, ICDCS 2022, Bologna, Italy, July 10-13, 2022. IEEE, 34-44. https://doi.org/10.1109/ICDCS54860.2022.00013
- [8] Vinicius Vielmo Cogo and Alysson Bessani. 2021. Brief Announcement: Auditable Register Emulations. In 35th International Symposium on Distributed Computing (DISC), Vol. 209. Schloss Dagstuhl - Leibniz-Zentrum für Informatik, Dagstuhl, Germany, 53:1-53:4. https://doi.org/10.4230/ LIPICS.DISC.2021.53 Full version in http://arxiv.org/abs/1905.08637.
- [9] cpp [n. d.]. https://en.cppreference.com/mwiki/index.php?title=cpp/thread&oldid=179906#Operations\_on\_atomic\_types.
- [10] Antonella Del Pozzo, Alessia Milani, and Alexandre Rapetti. 2022. Byzantine Auditable Atomic Register with Optimal Resilience. In 2022 41st International Symposium on Reliable Distributed Systems (SRDS). IEEE Computer Society, IEEE, 121–132.
- [11] Oksana Denysyuk and Philipp Woelfel. 2015. Wait-Freedom is Harder Than Lock-Freedom Under Strong Linearizability. In 29th International Symposium on Distributed Computing (DISC). Schloss Dagstuhl - Leibniz-Zentrum für Informatik, Dagstuhl, Germany, 60-74. https://doi.org/10. 1007/978-3-662-48653-5\_5
- [12] Davide Frey, Mathieu Gestin, and Michel Raynal. 2023. The Synchronization Power (Consensus Number) of Access-Control Objects: the Case of AllowList and DenyList. In 37th International Symposium on Distributed Computing, (DISC). Schloss Dagstuhl - Leibniz-Zentrum für Informatik, Dagstuhl, Germany, 21:1–21:23. https://doi.org/10.4230/LIPICS.DISC.2023.21
- [13] Oded Goldreich. 2003. Cryptography and cryptographic protocols. Distributed Comput. 16, 2-3 (2003), 177-199. https://doi.org/10.1007/S00446-002-0077-1
- [14] Andreas Haeberlen, Petr Kuznetsov, and Peter Druschel. 2007. PeerReview: Practical accountability for distributed systems. ACM SIGOPS operating systems review 41, 6 (2007), 175–188.
- [15] Maurice P Herlihy and Jeannette M Wing. 1990. Linearizability: A correctness condition for concurrent objects. ACM Transactions on Programming Languages and Systems (TOPLAS) 12, 3 (1990), 463–492.
- [16] Prasad Jayanti, Siddhartha Jayanti, and Sucharita Jayanti. 2024. MemSnap: A Fast Adaptive Snapshot Algorithm for RMWable Shared-Memory. In Proceedings of the 43rd ACM Symposium on Principles of Distributed Computing, PODC 2024, Nantes, France, June 17-21, 2024, Ran Gelles, Dennis Olivetti, and Petr Kuznetsov (Eds.). Association for Computing Machinery, New York, NY, USA, 25-35. https://doi.org/10.1145/3662158.3662820
- [17] Frank Miller. 2024. Telegraphic code to insure privacy and secrecy in the transmission of telegrams. BoD-Books on Demand.
- [18] Antonella Del Pozzo and Thibault Rieutord. 2022. Fork Accountability in Tenderbake. In 5th International Symposium on Foundations and Applications of Blockchain 2022, FAB 2022, June 3, 2022, Berkeley, CA, USA (OASIcs, Vol. 101). Schloss Dagstuhl - Leibniz-Zentrum für Informatik, 5:1–5:22. https://doi.org/10.4230/OASIcs.FAB.2022.5
- [19] Gilbert S. Vernam. U.S. Patent 1,310,719, July 1919. Secret Signaling System. https://patents.google.com/patent/US1310719

#### A ADDITIONAL PROOFS FOR ALGORITHM 1 (AUDITABLE REGISTER)

Simple code inspection (line 5, line 14, and line 22) shows:

**Invariant 14.** The successive values of SN are  $0, 1, 2, \ldots$ 

**Invariant 15.** The successive values of R.seq are strictly increasing.

PROOF. The proof is by induction on the length of the execution; the invariant clearly holds for an empty execution. Consider a step that changes R.seq to x, which only happens when a successful compare&swap is applied by some process p, in line 14. Before this step is applied, p reads R (line 8) to make sure that R.seq is strictly smaller than x

(otherwise, the repeat loop terminates without applying a compare&swap to R (line 11)). If the compare&swap of line 14 succeeds, R.seq has not been modified since it was last read by p, and its value increases to x.

**Lemma 16.** After any finite execution  $\alpha$ , and for any integer  $x \ge 0$ , (1)  $SN = x \implies R.seq \ge x$  and, (2)  $R.seq = x \implies SN \ge x - 1$ .

PROOF. The proof is by induction on the length of  $\alpha$ , and both claims trivially hold after the empty execution, since R.seq = SN = 0 in the initial configuration. Assume that both claims hold after a finite prefix  $\alpha$ , and consider the first step that modifies R.seq or SN.

If the step modifies SN, then it is a successful compare&swap applied by some process p when performing a read (line 5), a write (line 15), or an audit (line 22). Let x be the new value of SN after the compare&swap is applied. If p is performing a read or an audit, p has previously read x from R.seq (line 4 or line 17). Since the values of R.seq do not decrease,  $R.seq \ge x$  after the successful compare&swap applied to SN by p. If p is performing a write, it has previously read x from R.seq (line 10) or has changed its value to x (line 14) by applying a successful compare&swap. Since successive values of R.seq are increasing (Invariant 15),  $R.seq \ge x$  after p changes SN to x. (2) also holds since it holds before this step, and continues to hold because the value of SN increases.

If the step sets R.seq to x, then it is a successful compare&swap applied to R by some process p while performing a WRITE operation (line 14). Before applying this compare&swap, p reads x-1 from SN (line 8). Since successive values of SN are increasing (Invariant 14),  $SN \ge x-1$  after this step. (1) also holds after this step since R.seq is changed to a value larger than x.

**Lemma 17.** Let  $\sigma$ ,  $\sigma'$  be two fetch&xor applied to R by the same reader p. Let (sr, vr, br) and (sr', vr', br') be the values of R immediately before these steps are applied, respectively, then  $sr \neq sr'$ .

PROOF. Suppose that  $\sigma$  is applied before  $\sigma'$ . By the code, they are applied when p is performing two distinct READ operations denoted rop and rop' respectively. By line 4, after  $\sigma$ , the value of the local variable sn at process p is sn and by Lemma 16,  $SN \ge sn - 1$ . Then, p applies a compare&swap (line 5) with parameter (sn - 1, sn). After this step, the value of sn is thus sn is successive value of sn are increasing. Note also that the local variable sn is set to sn.

In rop', p reads from SN (line 2) a value sn' > sr. Otherwise,  $sn' = prev\_sn$  and no fetch&xor is applied to R. But this means by Lemma 16 that the sequence number stored in R is also strictly greater than sr. Therefore, as the successive sequence number stored in R are increasing, sr' > sr.

The next lemma shows that every value is associated with a unique sequence number in R.

**Lemma 18.** Let  $\alpha$  be a finite execution. There exists  $k \geq 0$  and inputs of WRITE operations  $v_1, \ldots, v_k$  such that the sequence of values of the first two fields (R.seq, R.val) of R is  $(0, v_0), (1, v_1), \ldots, (k, v_k)$ .

PROOF. Note that the initial value of R is  $(0, v_0)$ . Suppose that there exists inputs of WRITE operations  $v_1, \ldots, v_\ell$  such that the first  $\ell + 1$  values of the couple (R.seq, R.val) are  $(0, v_0), \ldots, (\ell, v_\ell)$ . If (R.seq, R.val) no longer changes after it is set to  $(\ell, v_\ell)$ , the Lemma is true. Otherwise, let us consider the first step  $\sigma$  that changes R from  $(\ell, v_\ell, b)$  to some triple  $(\ell', v', b')$  with  $(\ell, v_\ell) \neq (\ell', v')$ . This step is a successful compare&swap applied during a WRITE whose input is v' by some process p at line 14, since this is the only place in which R.seq or R.val is changed (each fetch&xor applied to R by a reader changes only one of the last m bits of R, leaving the first two fields unmodified). By the code, at the

beginning of this write, p reads  $\ell' - 1$  from SN (line 8). Hence, it follows from Lemma 16 that immediately after this read,  $\ell' - 1 \le R.seq$ .

Before (R.seq, R.val) is changed to  $(\ell', v')$ , R is read (line 10). The triple returned is  $(\ell, v_{\ell}, b)$ , since otherwise the compare&swap is not successful as it is the first step in which (R.seq, R.val) changes from  $(\ell, v_{\ell})$  to a different value. Note that  $\ell < \ell'$ , since otherwise p exits the repeat loop without applying a compare&swap to R (line 11).

Moreover, as the read of SN (line 8, after which we have  $\ell'-1 \le R.seq$ ) occurs before  $(\ell, v_\ell, b)$  is read from R, and as sequence numbers in R are increasing (Invariant 15), then  $\ell'-1 \le \ell$ . Hence  $\ell'-1 \le \ell < \ell'$ , from which we conclude that  $\ell'=\ell+1$ . Therefore, after step  $\sigma$ , the new value of (R.seq, R.val) is  $(\ell+1, v_{\ell+1})$ , where  $v_{\ell+1}=v'$  is the input of p's write operation.

**Lemma 19.** Let  $x \ge 0$  such that there is in H' a READ or WRITE operation associated with sequence number x. There exists a unique visible WRITE operation wop with sequence number sn(wop) = x.

PROOF. The lemma is true for x = 0. For x > 1, let us first suppose that there exists a silent write operation op by some process p with sn(op) = x. As op is silent, p reads from R a sequence number  $lsn \ge x$  at line 11. It follows from Lemma 18 that before this read, the field R.seq of R has been set to x. If op is a silent read operation, sn(op) is the sequence number read from SN at line 2 and also the sequence number read from R in some previous read operation ( $sn = prev\_sn$ , line 3). Hence, as in the case of a silent write, R.seq = x before SN is read in op.

By Lemma 18, there exists a unique value  $v_x$  such that while R.seq = x, we have  $R.val = v_x$ . To change (R.seq, R.val) to  $(x, v_x)$ , a successful compare&swap is applied to R at line 14 by some process p' while performing a WRITE $(v_x)$  operation op'. op' is visible and by definition sn(op') = x. For uniqueness, suppose that there is another visible WRITE operation op'' with sn(op'') = x. The compare&swap applied to R by this operation has arguments of the form  $(\_, lsn, \_)$ ,  $(\_, x, \_)$  with lsn < x (otherwise, the repeat loop terminate with the break statement at line 11). But once R.seq is changed to x, such a compare&swap cannot succeed as sequence numbers stored in R.seq are increasing (Invariant 15).

**Lemma 20.** If an operation (READ, WRITE or AUDIT) op terminates in H', then  $SN \ge sn(op)$ .

PROOF. If op is a direct read, a write or an audit, this follows from the compare&swap applied to SN before the operation returns (line 5, line 15 or line 22) that tries to change the value of SN from sn-1 to sn. In each case, the value of the local variable sn is the sequence number sn(op) associated with op. Moreover, when this compare&swap is applied,  $SN \geq sn(op)-1$ . Indeed, if op is a write, SN = sn(op)-1 when it is read at the beginning of op (line 8). In the other cases, sn(op) is fetched or read from R.seq, therefore, by Lemma 16,  $SN \geq sn(op)-1$  immediately after this step. Since SN is increasing (Invariant 14),  $SN \geq sn(op)-1$  when SN.compare&swap(sn(op)-1,sn(op)) is applied, and hence  $SN \geq sn(op)$  after this step whether or not the compare&swap fails.

If op is a silent read, sn(op) is the value read from SN at the beginning of the operation (line 2. Since the values stored in SN are increasing,  $SN \ge sn(op)$  when op terminates.

**Lemma 21.** If the response of an operation op precedes the invocation of op' in H', then op precedes op' in  $L(\alpha)$ .

PROOF. Assume, towards a contradiction, that op completes before the invocation of op' in  $\alpha$ , but op' is placed before op in  $L(\alpha)$ . We examine several cases, according to the linearization rules used to place op and op' in  $L(\alpha)$ :

• Both op and op' are linearized using rule R1. op and op' are ordered in  $\alpha$  following the order in which a step in their execution interval occur in  $\alpha$ . It is thus not possible that op' is placed before op in  $L(\alpha)$ .

- op is linearized using rule R1, and op' using rule R2 or R3. Let x = sn(op) be the sequence number of op, and ls, its linearization step. This step either changes R.seq to x (step  $\rho_x$ ) if op is a visible write or R.seq = x when it is applied (if op is a silent read linearized with rule R1, SN = R.seq = x when SN is read.). As ls occurs in the execution interval of op and R.seq is increasing,  $R.seq \ge x$  and, by Lemma  $20 SN \ge x$  when op terminates. As op' starts after op terminates, and as both SN and R.seq are increasing, we still have  $R.seq \ge x$  and  $SN \ge x$  when op' starts. Hence, op' reads  $x' \ge x$  from SN (line 2 or line 8), and, following rules R2/R3 is linearized immediately before  $\rho_{x'+1}$  (which changes R.seq to x' + 1 > x). It thus appears in  $L(\alpha)$  after every operation with sequence number x linearized with rule R1.
- op is linearized using rule R2 or R3, and op' using rule R1. Let x be the value read from SN in op (line 2 or line 8). As op is not placed using rule R1,  $R.seq \ge x + 1$  when op terminates. Indeed, if op is silent READ  $R.seq \ge x + 1$  when SN is read. Otherwise, op is a silent write, and thus R.seq has already been updated to a value  $\ge x + 1$  when a read (line 10) or a compare&swap (line 14) to R is applied in op. Therefore, the linearization step of op' is applied to a configuration in which  $R.seq \ge x + 1$ , and thus occurs after  $p_{x+1}$ . Hence op is placed in  $L(\alpha)$  after the visible write with sequence number x + 1, whereas op' is placed before by definition of rules R2/R3, which is a contradiction.
- Rule R1 is not used to linearize op and op'. Let x and x' be the values of SN read at the beginning of op and op' respectively. As op precedes op' in  $\alpha$ ,  $x \le x'$ . If x < x', op' is placed after the visible write with sequence number x + 1, and op before this write in  $L(\alpha)$ . If x = x', we remark that op cannot be a write operation. Indeed, if op is a write, sn(op) = x + 1, and therefore by Lemma 20,  $SN \ge x + 1$  when op terminates and hence also when op' starts. Hence, op and op' are placed using the same rule or op is placed using rule R2 and op', rule R3. In the latter case, op is placed before op' by rule R3. In the former case, op cannot appear after op' in  $L(\alpha)$  as they are relatively ordered with respect to the order in which a step taken in their execution interval occurs in  $\alpha$ .

**Lemma 22.** If a READ operation rop in H' returns v, then v is the input of the last WRITE that precedes rop in  $L(\alpha)$ .

PROOF. Let x = sn(rop). Suppose that rop is direct, then  $v = v_x$ , the value fetched from R at line 4 and we have x = R.seq when this fetch&xor is applied. (R.seq, R.val) is changed to  $(x, v_x)$  by a compare&swap (line 14) applied in a write operation with input  $v_x$ , and by Lemma 18, this step is unique. Let wop be the operation that applies this compare&swap. wop is a visible write, linearized according to rule R1 before op, with the step  $p_x$  (the compare&swap that changes (R.seq, R.val) to  $(x, v_x)$ ). Note that there is no visible write operation placed between wop and rop in  $L(\alpha)$  (otherwise rop will not read x from R.seq at line 4), and thus every silent write is placed (according to rule R3) before wop or after rop. rop thus returns the input of the last write that precedes it in  $L(\alpha)$ .

Otherwise, suppose that rop is silent. By the code, rop is preceded by a direct read operation dop performed by the same process, which returns the same value, and with the same sequence number x. Let wop be the last write operation that precedes dop in  $L(\alpha)$ . As shown above, the input of wop is  $v_x = v$  and wop is the unique visible write with sequence number x. If no visible write is placed between wop and rop, then there is also no silent write between wop and rop in  $L(\alpha)$  (as rule R3 places a silent write immediately before a visible write). Assume, towards a contradiction, that there is a visible write  $v_x$  between  $v_y$  and  $v_y$  in  $v_y$  between  $v_y$  and  $v_y$  in  $v_y$  in  $v_y$  between  $v_y$  and  $v_y$  in  $v_y$  in  $v_y$  between  $v_y$  and  $v_y$  in  $v_y$  is placed using rule  $v_y$  in  $v_y$  occurs before  $v_y$  is read by  $v_y$  (line 2). As  $v_y$  is placed using rule  $v_y$ , which is a contradiction.  $v_y$  is thus

placed using rule R2. It is thus before the visible WRITE with sequence number x + 1, and hence there is no visible WRITE between wop (which the visible WRITE with sequence number x) and rop.

**Lemma 23.** If an READ operation rop by process  $p_j$  returns v and appears before an AUDIT operation as p in  $L(\alpha)$ , then (j,v) is contained in the response set of as p.

PROOF. If rop is silent, then it is preceded by a direct READ rop' by the same process, which returns the same value. In that case, we consider rop' instead of rop. So, assume rop is direct. Let  $x_r$  and  $x_a$  denote respectively sn(rop) and sn(aop). Since both aop and rop are linearized by rule R1,  $x_r \le x_a$  since rop precedes aop in  $L(\alpha)$ .

If  $x_r = x_a = x$ , the fetch&xor applied by rop is before R is read in aop at line 17. As  $x_r = x_a = x$ , this read step returns a triple (x, rv, rb) where  $rb[j] \neq rand_x[j]$  and rv = v. Therefore, (j, v) is included in the audit set A (line 21).

If  $x_r < x_a$ , consider the visible WRITE operation in which R.seq is changed from  $x_r$  to  $x_r + 1$  (step  $\rho_{x_r+1}$ ). Before applying this step, a writer p sets  $B[x_r][j]$  to true and  $V[x_r]$  to v (line 13). Indeed, if R.bits is modified by  $p_j$  after p reads R at line 10, the compare&swap at line 14 trying to change R.seq to  $x_r + 1$  fails. Note also that by Lemma 18 no other value  $v' \neq v$  is written to  $B[x_r]$ . By the code,  $B[x_r][j]$  is read in an AUDIT operation only after R.seq is seen to be larger than or equal  $x_r + 1$  at line 17. Hence,  $B[x_r][j]$  and V[s] are read by aop or by a preceding AUDIT of the same process after  $\rho_{x_r+1}$ . It thus follows that (j,v) is added to the audit set A before aop returns.

**Lemma 24.** If a pair (j, v) is contained in the response set of an AUDIT operation aop, then there is a READ operation by process  $p_j$  that returns v and appears before aop in  $L(\alpha)$ .

PROOF. Let x = sn(aop). One way for the pair (j, v) to be included in the response set A of aop, is if j is extracted from the bit-string read from R at line 21. Let (rs, rv, rb) be the triple read from R at line 17. Note that x = sn(op) = rs. Hence, R is previously changed to  $(x, rv = v_x, rand_x)$  (in step  $\rho_x$ ). Since  $rb[j] \neq rand_x[j]$ , a fetch&xor by  $p_j$  is applied to R after  $\rho_x$  and before R is read by aop. This fetch&xor is applied during a READ by  $p_j$  that returns  $v_x = v$ . This READ is direct, and like aop, is linearized by rule R1, implying it precedes aop in  $L(\alpha)$ .

### B CORRECTNESS PROOF FOR ALGORITHM 2 (AUDITABLE MAX REGISTER)

The proof is divided into four parts. First we check that executions of the max register algorithm have a simple structure, as for the register implementation. Each execution  $\alpha$  may be partitioned into phases, in which sequence numbers in registers SN and R are Equal or Differ by one. Phases are associated with unique increasing values, which are the only values that can be returned by READ operations. The second part then shows, essentially along the lines of the proof of wait-freedom of Algorithm 1, that READ, WRITEMAX and AUDIT operations are wait-free. Relying on the structural lemmas of the first part, we prove in part three that each execution  $\alpha$  is linearizable. The basis of the linearization

 $L(\alpha)$  is a linearization  $L(\beta)$  of an execution  $\beta$  of Algorithm 1 indistinguishable from  $\alpha$  for any reader or auditor. The construction allows to lift the strong auditing properties of Algorithm 1 to the max register implementation. The fourth, and last, part of the proof establishes that READ and WRITEMAX operations are uncompromised by the readers. Until the last part, pairs (*values*, *nonce*) are considered as single opaque values, ordered lexicographically.

Partition into phases. Recall that R.seq, R.val denote respectively the sequence number and the value stored in R. We observe that the sequence numbers in SN and R.seq follow the same pattern as in Algorithm 1, namely the successive values of (R.seq, SN) are  $(0,0), (1,0), (1,1), (2,1), \ldots$ 

Indeed, when SN is changed, it is incremented by one (line 30, line 35) and whenever R.seq is changed to x+1, x has previously been read from SN (at line 24 or line 30). In fact, in Algorithm 2, each iteration of the repeat loop behaves as a write instance of Algorithm 1. A sequence number x is first read from SN (in line 24 for the first iteration, line 30 otherwise), then if R.seq < x+1 (line 26), an attempt to changes R.seq to x+1 (together with R.val and R.bits) is made by applying a compare&swap (line 34) before, if successful, making sure that  $SN \ge x+1$  (line 35). Lemma 1 thus still holds. It is restated below for convenience:

**Lemma 25.** A finite execution  $\alpha$  can be written either as  $E_0\rho_1D_1\sigma_1E_1\dots\rho_kD_k\sigma_kE_k$  or as  $E_0\rho_1D_1\sigma_1E_1\dots\sigma_{k-1}E_{k-1}\rho_kD_k$ , for some integer  $k \geq 0$ , where:

- $\rho_{\ell}$  and  $\sigma_{\ell}$  are the steps that respectively change the value of R.seq and SN from  $\ell-1$  to  $\ell$  ( $\rho_{\ell}$  is a successful compare&swap, applied within a READ, line 5, a WRITE, line 30 or line 35, or an AUDIT, line 22).
- in any configuration in  $E_{\ell}$ ,  $R.seq = SN = \ell$ , and in any configuration in  $D_{\ell}$ ,  $R.seq = \ell = SN + 1$ .

Whenever R.val is changed to v, v has previously been read from the max register M (line 31). Therefore, is easy to see that:

**Invariant 26.** The successive values of R.val are strictly increasing.

During two consecutive phases  $D_x E_x$ , neither the sequence number nor the value stored in R change, and as we have just seen, R.val is increasing, at most one unit ahead of SN. Therefore, similarly to Lemma 18 for Algorithm 1, we have

**Lemma 27.** Let  $\alpha$  be a finite execution. There exists  $k \geq 0$  and  $v_1 < \ldots < v_k$  such that the sequence of values of the fields (R.seq, R.val) is  $(0, v_0), (1, v_1), \ldots, (k, v_k)$ .

Wait-freedom. The code of READ and AUDIT operations is the same in Algorithm 1 and in Algorithm 2, so they are wait-free as shown in Appendix A. For a WRITEMAX operation op, as for WRITE, concurrent READ operations may prevent op from successfully applying a compare&swap to R and hence from exiting the repeat loop. This happens at most m times, where m is the number of readers, as implied by Lemma 17 which still holds. Unlike for WRITE operations, the repeat loop continues (skipping the remainder of the current iteration) if the current sequence number sn has already been associated with a value ( $R.seq \ge sn$ , line 30). However, we show that this can happen a constant number of times before R.val becomes greater than the input of op.

Lemma 28 (wait-freedom of WRITEMAX). Every WRITEMAX operation terminates within a finite number of its own steps.

PROOF. Let *wop* be a WRITEMAX operation by some process p with input w, and assume towards a contradiction, that it does not terminate in some infinite execution  $\alpha$ .

We claim that after w is written to M in line 24, (R.seq, R.val) changes at most once. To see why, let  $(\ell, v_\ell)$  be the value of (R.seq, R.val) immediately after p writes w to M. By Lemma 27, if (R.seq, R.val) is next changed at least twice, its two subsequent values are  $(\ell + 1, v_{\ell+1})$  and  $(\ell + 2, v_{\ell+2})$  with  $v_\ell < v_{\ell+1} < v_{\ell+2}$ . Let q be the process that changes (R.seq, R.val) from  $(\ell + 1, v_{\ell+1})$  to  $(\ell + 2, v_{\ell+2})$  by applying a successful compare&swap in line 34. Before applying this compare&swap, q in that order reads  $(\ell + 1, v_{\ell+1})$  from R (line 26) and  $v_{\ell+2}$  from M (line 31). Each of these steps occur after w is written to M by p. Because M is a max register,  $v_{\ell+2} \ge w$ , and therefore,  $R.val \ge w$  after (R.seq, R.val) has been changed to  $(\ell + 2, v_{\ell+2})$ . Since wop does not terminate, and p reads R (line 26) in each iteration of repeat loop, it eventually discovers that  $R.val \ge w$ , and exits the loop with the break statement (line 27): a contradiction.

Let therefore  $(\ell', v_{\ell'})$  be the final value of (R.seq, R.val). After R.seq is set to  $\ell'$ , by Lemma 25,  $SN \in \{\ell' - 1, \ell'\}$ . In the first iteration in which p reads  $(\ell', v_{\ell'})$  from R (line 26), if  $\ell' \geq x + 1$ , where x is the last value read from SN by p before this iteration, p reads therefore  $\ell' - 1$  or  $\ell'$  from SN (line 30). If  $\ell' - 1$  is read, then in the following iteration, if SN has not meanwhile been changed to  $\ell'$ , the compare&swap applied to SN succeeds, and p finally reads  $\ell'$  from SN. To summarize, there is a configuration C in  $\alpha$  after which the following always holds (1)  $R.seq = \ell' = SN$ ,  $R.val = v_{\ell'} < w$  and (2) for process p,  $sn = \ell' + 1$ .

The rest of the proof is the same as the proof of wait-freedom for WRITE operation in Algorithm 1. Consider an iteration of the repeat loop that starts after C, and let  $(sr_1, vr_1, br_1)$  be the triple read from R in this iteration. Note that  $sr_1 = \ell' < sn = \ell' + 1$  and  $vr_1 = v_{\ell'} < w$ . Therefore, p applies a compare&swap to R at the end of this iteration (line 34), which fails since wop does not terminate. Let  $(sr_2, vr_2, br_2)$  be the value of R immediately before this compare&swap is applied. Since R.seq and R.val no longer change,  $br_2 \neq br_1$ : at least one reader applies a fetch&xor to R during this iteration of the repeat loop. The same reasoning applies to the next iterations. In each of them, R.seq and R.val are the same, and thus a reader applies a fetch&xor before the compare&swap of line 34. By Lemma 17, each reader applies at most once fetch&xor to R while it holds the same sequence number: a contradiction.

Linearizability. Let  $\alpha$  be a finite execution, and H be the history of the READ, WRITEMAX and AUDIT operations in  $\alpha$ . We define an execution  $\beta$  of Algorithm 1 that is indistinguishable from  $\alpha$  for any reader and any auditor. This is made possible by the fact that READ and AUDIT share the same code in both Algorithm 1 and Algorithm 2. To linearize  $\alpha$ , we start from  $L(\beta)$  (which contains every terminated READ and AUDIT of  $\alpha$ ), replace each WRITE with a WRITEMAX with the same input, and then place the remaining terminated WRITEMAX operations. These last operations are *silent*, since their input is never read.

The construction of execution  $\beta$  is as follows. By Lemma 25 and Lemma 27, there exists values  $v_1 < \ldots < v_k$  such that  $\alpha$  can be written as  $\alpha = E_0 \rho_1 D_1 \sigma_1 E_1 \ldots \rho_k D_k \sigma_k E_k$  or  $\alpha = E_0 \rho_1 D_1 \sigma_1 E_1 \ldots \rho_k D_k \sigma_k E_k D_k$ . Let  $q_1, \ldots, q_k$  be the (not necessarily distinct) processes that apply steps  $\rho_1, \ldots, \rho_k$ , respectively. Recall that  $\rho_x$  changes (R.seq, R.val) from  $(x-1,v_{x-1})$  to  $(x,v_x)$ . Before applying  $\rho_x$ , process  $q_x$  reads x from SN (in line 24 or line 30), reads a triple  $(x-1,v_{x-1},b_{x-1})$  from R (in line 26), writes  $v_{x-1}$  to V[x-1] and depending on  $b_{x-1}$ , appropriately sets to true some registers in the array B[x-1] (line 33). This sequence of steps is denoted  $A_x$ . A key observation is that  $A_x \rho_x$  is the sequence of steps applied by  $q_x$  in a visible write operation with input  $v_x$  in some execution of Algorithm 1.

 $\beta$  is the execution obtained by removing from  $\alpha$  every step by WRITEMAX operations, except, for each  $x, 1 \le x \le k$ , steps  $A_x$ ,  $\rho_x$  and  $\sigma_x$ . Indeed, removed steps are failed attempts to modify R or SN or are reads and writes to M, which is not accessed by reader and auditor. They are therefore invisible for readers and auditors. A removed step may be also a write( $v_x$ ) to V[x] or setting some register B[x][j] to true. This is indiscernible for the auditors, since V[x] and the B[x] are set to their final value by  $q_x$  when applying  $A_x$ , and no auditors access V[x] and B[x] before  $\rho_x$ .

We then remove all invocations and responses of WRITEMAX operations and, instead, we place for each  $x, 1 \le x \le k$ , an invocation of WRITE $(v_x)$  by  $q_x$  immediately before  $A_x$ , and a matching response (except perhaps for x = k) immediately after  $\sigma_x$ . Finally, in  $\beta$ , each step  $\sigma_x$  is applied by  $q_x$ . We obtain:

**Claim 29.**  $\beta$  is a valid execution of Algorithm 1 and, if p is a reader or an auditor, then  $\alpha \stackrel{p}{\sim} \beta$ .

There are exactly k write operations in  $\beta$ : write $(v_1), \ldots, w$  write $(v_k)$ . For each  $x, 1 \le x \le k$ , write $(v_x)$  is classified as visible, since it applies a successful compare&swap to R, and  $sn(write(v_x)) = x$ . As shown in Section 3.2, the linearization  $L(\beta)$  of  $\beta$  includes in particular the operations write $(v_1), \ldots, w$  write $(v_k)$  in that order.

A WRITEMAX operation op with input w is classified as visible if there exists  $x, 1 \le x \le k$  such that  $w = v_x$  and step  $\rho_x$  is in the execution interval of op. Otherwise, if op terminates, it is classified as silent. Note that for each  $x, 1 \le x \le k$ , a visible writemax exists, since a writemax  $v_x$  is invoked before  $v_x$ . This writemax operation cannot terminate before  $v_x$  or before applying the compare&swap  $v_x$  that changes  $v_x$  is  $v_x$ .

The next two technical lemmas will be used for showing that  $L(\alpha)$  extends the real-time order between operations.

**Lemma 30.** If operation WRITEMAX( $v_x$ ) is visible, then  $\sigma_x$  is in the execution interval of op.

PROOF.  $\sigma_x$  is the successful compare&swap that changes SN from x-1 to x. By definition,  $\rho_x$  is in the execution interval of op. Since  $\sigma_x$  follows  $\rho_x$  in  $\alpha$ , the lemma is true if op does not terminate.

If op terminates, then since its input is  $v_x$ , it reads a value  $v \ge v_x$  from R or applies a successful compare&swap that changes R.val to  $v \ge v_x$  (line 34). Since the successive values of R.val are  $v_0 < v_1 < \ldots < v_k, v \in \{v_x, \ldots, v_k\}$ . If  $v \in \{v_{x+1}, \ldots, v_k\}$ , it follows from Lemma 25 that  $SN \ge x$  when R is read or the compare&swap of line 34 applied.  $\sigma_x$  therefore occurs before this step. Since  $\rho_x$  is in the execution interval of op and precedes  $\sigma_x$ ,  $\sigma_x$  is also in the execution interval of op.

Suppose now that  $v = v_x$ . If the repeat loop terminates after R is read (break statement of line 27),  $R.seq \ge x$  when this read is applied (Lemma 25) and hence  $sn \ge x$  at the end of the loop. Similarly, if the loop terminates after applying a successful compare&swap that changes R.val to  $v_x$ , this step by Lemma 25 also changes R.seq to x and therefore sn = x at the end of the loop. In both cases, the compare&swap in line 35 tries to changes SN from x-1 to x. If it succeeds,  $\sigma_x$  is in the execution interval occurs. If not,  $\sigma_x$  has already occurred, and, since it follows step  $\rho_x$  which is in the execution interval of op,  $\sigma_x$  is also in this interval.

**Lemma 31.** Let op be a silent writeMax with input w satisfying  $v_{x-1} < w \le v_x$ , for some  $x, 1 \le x \le k$ . The last step of op follows  $\rho_x$  in  $\alpha$ .

PROOF.  $\rho_X$  is the successful compare&swap that changes R.val from  $v_{x-1}$  to  $v_x$ . Let p be the process that performs op. Since op terminates, there exists  $v \ge w$  such that p reads v from R.val or successfully applies a compare&swap that changes R.val to v. In both cases, since the successive values of R.val are  $v_0 < v_1, < \ldots < v_k, v \ge v_x$ . Therefore, in the first case  $\rho_X$  precedes the read of R in op. In the second case, the successful compare&swap is either  $\rho_X$  or  $\rho_{X'}$  for some  $x' \ge x$ . This is not the last step in op, since p tries to update SN before returning (line 35).

Let H' be the complete history obtained by completing or removing non-terminated operations in H as follows: READ and AUDIT operations that do not appear in  $L(\beta)$  are removed. These operations do not terminate in  $\beta$ , and thus, also in  $\alpha$ , since  $\alpha \stackrel{p}{\sim} \beta$  for any auditor or reader p. For every non-terminated READ or AUDIT operation op that appears in  $L(\beta)$ , we add a response for op, as in the sequential execution  $L(\beta)$ , at the end of H. For every  $x, 1 \le x \le k$ ,

and non-terminated visible WRITEMAX( $v_x$ ), we add a response at the end of H, in arbitrary order. Every unclassified WRITEMAX operation is removed.

To define  $L(\alpha)$ , we start (1) from  $L(\beta)$ . We then (2) replace for each  $x, 1 \le x \le k$ , write  $(v_x)$  by the set of visible write  $(v_x)$  operations, ordered arbitrarily. Finally, we (3) place each remaining silent write  $(v_x)$  operation  $(v_x)$  operations, and after write  $(v_x)$ , where  $(v_x)$  operations, and after write  $(v_x)$ , where  $(v_x)$  operations, and after write  $(v_x)$  operations.

For each x,  $1 \le x \le k$ , write  $(v_x)$  is a visible write with sequence number x. It is thus linearized in  $L(\beta)$  with  $\rho_x$  (Rule R1, Section 3.2). Since  $\rho_x$  is in the execution interval of visible write  $L(v_x)$  operations, step (2) does not break the real-time precedence with operations linearized in  $L(\beta)$  with one of their steps.

For step (3), silent WRITEMAX operations are first sorted by their real time order. They are then placed one after the other as follows. Operation WRITEMAX(w), with  $v_{x-1} < w \le v_x$  is placed after  $\rho_x$ , that is, after visible operations WRITEMAX( $v_x$ ), and immediately after every already-placed operation that precedes it in  $\alpha$ . This always possible, since by Lemma 31, op does not terminate before  $\rho_x$ .

**Lemma 32.** Let op, op' be two operations in H'. If op ends before op' starts in  $\alpha$ , op precedes op' in  $L(\alpha)$ .

PROOF. The lemma is true if op or op' is a silent writeMax, since each silent writeMax is placed in  $L(\alpha)$  before every operation it precedes, and after every operation it follows in the real-time order. The lemma is also true if op and op' are read or audit operations. Indeed, op ends before op' starts also in  $\beta$ , and therefore appears before op' in  $L(\beta)$ , and thus also in  $L(\alpha)$ . We examine the remaining cases next:

- op and op' are two visible writemax. Let  $v_x$  and  $v_{x'}$  be their respective inputs. By definition,  $\rho_x$  and  $\rho_{x'}$  are in the execution interval of op and op', respectively. Therefore, x < x' and  $v_x < v_{x'}$ , since op ends before op' starts. In  $L(\beta)$ , write  $(v_x)$  and write  $(v_{x'})$  are linearized according to the order in which their associated linearization steps occur in  $\beta$  (rule R1). These steps are  $\rho_x$  and  $\rho_{x'}$ . Therefore, write  $(v_x)$  is before write  $(v_{x'})$  in  $L(\beta)$ , and hence by step (2) of the construction of  $L(\alpha)$ , write  $L(\alpha)$ .
- op is a read or an audit and op is a visible writeMax. Since op is linearized in  $L(\beta)$ , it has a sequence number x = sn(op), which is the value read from SN (line 2) if op is a silent read, fetched or read from R (line 4) if op is a direct read or an audit. Let  $v_{x'}$  be the input of op. Since op ends before op' starts, and by definition of visible writeMax,  $\rho_{x'}$  is in the execution interval of op', SN is read or R fetched/read before  $\rho_{x'}$ . Hence sn(op) < x', and it thus follows that op is placed before the write operation with input  $v_{x'}$  in  $L(\beta)$ . Therefore, by step (2) of the construction of  $L(\alpha)$ , op precedes op' in  $L(\alpha)$ .
- op is a visible writeMax and op' is a read or an audit. As in the previous case, let  $v_X$  be the input of op, and let x' = sn(op). If op' has a linearization step ls(op'), that is op' is an audit, a direct read or a silent read in which SN.read is applied during  $E_{X'}$ , ls(op') follows  $\rho_X$  in  $\alpha$  and thus also in  $\beta$ . Hence op' appears after write $(v_X)$  in  $L(\beta)$ . Therefore, by step (2) of the construction, op' is after op in  $L(\alpha)$ . It remains to examine the case in which op' is a silent read without a linearization step. This means that SN is
  - read in op (in line 2) during phase  $D_{x'+1}$ . Since  $\rho_x$  and, by Lemma 30, also  $\sigma_x$  are included in op's execution interval, phase  $D_x$  is contained in op's execution interval. Since op ends before op' starts, we therefore have x < x' + 1. op' is placed in  $L(\beta)$  according to rule R2 immediately before the WRITE operation WRITE( $v_{x'+1}$ ). Since x < x' + 1, op' is placed after WRITE( $v_x$ ) in  $L(\beta)$ , and thus after  $op = WRITEMAX(v_x)$  in  $L(\alpha)$ .

We next prove that  $L(\alpha)$  is a sequential execution of an auditable max register.

**Lemma 33.** If a READ operation rop by some process p in H' returns v, then v is the largest input of a WRITEMAX that precedes rop in  $L(\alpha)$ .

PROOF. Let  $v_x$  be the input of the last visible writemax that precedes rop in  $L(\alpha)$ . We claim that  $v_x$  is the largest input of the (silent or visible) writemax that precedes rop in  $L(\alpha)$ . Let w be the input of a silent writemax operation wop that precedes op in  $L(\alpha)$ . By step (3) of the construction of the linearization, wop is preceded in  $L(\alpha)$  by a visible writemax operation with input  $v_{x'} \geq w$ . Therefore,  $v_x \geq w$  and the claim follows.

Since WRITEMAX  $(v_X)$  is the last WRITEMAX operation that precedes rop in  $L(\alpha)$ , WRITE $(v_X)$  is the last WRITE operation that precedes rop in  $L(\beta)$ . Since  $L(\beta)$  is a linearization of an execution  $\beta$  of register implementation (Algorithm 1), rop returns  $v_X$  in execution  $\beta$ . Therefore, since  $\alpha \stackrel{p}{\sim} \beta$ , rop returns  $v_X$  in execution  $\alpha$ .

**Lemma 34.** A pair (j, v) is contained in the response set of an AUDIT operation aop if and only if there is a READ operation by process  $p_i$  that returns v and appears before aop in  $L(\alpha)$ .

PROOF. Let op be a read operation by process  $p_j$  that returns v and precedes aop in  $L(\alpha)$ . Let q be the process that invokes aop. By construction, op precedes aop also in  $L(\beta)$ . Since  $\alpha \stackrel{p_j}{\sim} \beta$ , op returns v in  $\beta$ , and, as seen in the proof of Algorithm 1 (Lemma 23), the response set of aop in  $\beta$  contains (j,v). Since  $\alpha \stackrel{q}{\sim} \beta$ , the response set of aop contains (j,v) also in  $\alpha$ .

Reciprocally, suppose that (j, v) is included in the response set of an AUDIT operation aop by some process q. Since  $\alpha \stackrel{q}{\sim} \beta$ , aop reports (j, v) also in execution  $\beta$ , and therefore, there exists a READ operation rop by  $p_j$  that precedes aop in  $L(\beta)$  and returns v (Lemmal 24). By construction, rop also precedes aop in  $L(\alpha)$ , and since  $\beta \stackrel{p_j}{\sim} \alpha$ , returns v in  $\alpha$ .

*Auditabilty and uncompromised operation instances.* The characterization (recalled below) of effective READ operations, established in Section 3.2 for Algorithm 1 holds, as the proof can be easily adapted.

Claim 35. A READ operation rop by  $p_j$  is v-effective in  $\alpha$  if and only if it has returned v or it is pending and either (1)  $p_j$  has read x from SN,  $x = prev_sn$  (line 2) and  $prev_val = v$  or (2)  $p_j$  has applied fetch&xor to R (line 4), from which it reads v from R.val.

Essentially, audit properties are lifted from the auditable register implementation, thanks to the construction of  $L(\alpha)$  from a linearization  $L(\beta)$  of an execution of that algorithm.

**Lemma 36.** A READ operation rop that is invoked in  $\alpha$  is in  $L(\alpha)$  if and only if rop is effective in  $\alpha$ .

PROOF. Suppose that READ operation rop by  $p_j$  is effective in  $\alpha$ . rop is also effective in  $\beta$  since  $\alpha \stackrel{p_j}{\sim} \beta$  and being effective is a local property. Indeed, it follows from the characterization (Claim 35) that to determine if a given READ operation by some process q is effective, it is enough to examine the steps of q. The same lemma holds for the register implementation (Lemma 3), and hence rop is in  $L(\beta)$ . Since  $L(\alpha)$  extends  $L(\beta)$ , rop is in  $L(\alpha)$  as well.

Conversely, suppose that rop is in  $L(\alpha)$ . By construction, it is also in  $L(\beta)$  and hence rop is effective in  $\beta$  by Lemma 3. Since  $\beta \stackrel{p_j}{\sim} \alpha$ , as explained above, rop is effective in  $\alpha$ .

As in the proof of Algorithm 1, Lemma 34 and Lemma 36 imply:

**Lemma 37.** If an AUDIT operation aop is invoked and returns in an extension  $\alpha'$  of  $\alpha$ , and  $\alpha$  contains a v-effective READ operation by process  $p_j$ , then (j, v) is contained in the response set of aop.

So far, we have ignored the nonce N adjoined to input w of writeMax operations, treating (w, N) as a single opaque value. We now use them to prove that a reader cannot compromise a writeMax(v), unless it actually reads v.

**Lemma 38** (uncompromised writeMax). For every value w, and every reader  $p_j$  either there is a read operation by  $p_j$  in  $\alpha$  that is w-effective, or there exists  $\alpha'$ ,  $\alpha' \stackrel{p_j}{\sim} \alpha$  in which no writeMax has input w.

PROOF. Suppose that  $p_j$  has no w-effective read in  $\alpha$ . If there is no writeMax operation with input w, taking  $\alpha = \alpha'$  proves the lemma.

Assume that w is the input of a writemax operation op in  $\alpha$ . Let u be the largest input of writemax in  $\alpha$  smaller than w, and let N be the nonce associated to it. Execution  $\alpha'$  is the same as execution  $\alpha$ , except that the input of op is u, and the nonce is N' where N < N'. Note that (u, N) < (u, N') < (w, N), since pairs (value, nonce) are ordered lexicographically. Also, for any other pair v = (Val, M) in  $\alpha$ , (Val, M) < (u, N') or (w, N) < (Val, M). Therefore, any comparison between (u, N') and another pair v has the same outcome as a comparison between (w, N) and v. Since in Algorithm 2 the pairs (value,nonce) are only tested for equality or compared, the sequence  $(0, v_0), \ldots (k, v_k)$  of (sequence number, pair) successively stored in (R.seq, R.val) is the same in  $\alpha$  and  $\alpha'$ , except if in  $\alpha$ ,  $v_x = (w, N)$  for some  $x, 1 \le x \le k$ . In that case,  $v_x = (u, N')$  in  $\alpha'$ .

If (w, N) is never written to R, neither is (u, N') and therefore  $\alpha \stackrel{p_j}{\sim} \alpha'$ . If (w, N) is written to R,  $p_j$  does not apply a fetch&xor to R while R.val = (w, N), since otherwise the corresponding READ is w-effective. Therefore,  $p_j$  does not apply a fetch&xor to R in  $\alpha'$  while R.val = (u, N') and hence  $\alpha \stackrel{p_j}{\sim} \alpha'$ . If  $\alpha'$  has no writeMax with input w, this proves the lemma. Otherwise, the same construction, applied to  $\alpha'$  leads to an execution  $\alpha''$ ,  $\alpha \stackrel{p_j}{\sim} \alpha' \stackrel{p_j}{\sim} \alpha''$  which has one less writeMax operation with input w. This can be repeated until every writeMax(w) has been eliminated.

**Lemma 39** (uncompromised READ). Let  $p_j \neq p_k$  be two readers. There is an execution  $\alpha' \stackrel{p_j}{\sim} \alpha$  in which no read by  $p_k$  is v-effective.

PROOF. The same lemma holds for the register implementation (Lemma 7). Hence, there exists an execution  $\beta'$ ,  $\beta' \stackrel{p_j}{\sim} \beta$  of Algorithm 2 in which no read by  $p_k$  is v-effective. Since  $\beta \stackrel{p_j}{\sim} \alpha$ , we have that  $\beta' \stackrel{p_j}{\sim} \alpha$ , implying the lemma.

#### We conclude:

Theorem 40. Algorithm 2 is a wait-free, linearizable implementation of an auditable, multi-writer max register. Moreover, in any execution  $\alpha$ , an Audit reports (j,v) if and only if  $p_j$  has a v-effective read in  $\alpha$ , each write(v) is uncompromised by a reader  $p_j$  unless it has a v-effective read and, each read by  $p_k$  is uncompromised by a reader  $p_j \neq p_k$ .