# VLSI\_Lab



# 輸入輸出介面

Finish Color Space Transform Engine (CSTE) circuit design



# 系統描述

#### **YUV Color Space**

- Y: 亮度 (Luminance)
- U: 色度 (Chrominance)
- V: 濃度 (Chroma)

$$Y = 0.299 * R + 0.587 * G + 0.114 * B$$
 $U = -0.169 * R - 0.331 * G + 0.5 * B + 128$ 
 $V = 0.5 * R - 0.419 * G - 0.081 * B + 128$ 

From Wikipedia

```
Y = (77*R+150*G+29*B+128) >> 8
U = ((-43*R-84*G+127*B+128) >> 8) + 128
V = ((127*R-106*G-21*B+128) >> 8) + 128
```

From Lab1 Github

# 定點數(Fix Point)

- 8 bits for whole number part
- 8 bits for decimal part

$$0.299 \times 2^{8} = 76.544$$

$$2^{-2}+2^{-5}+2^{-6}+2^{-8}=0.30078125$$

# Fix Point 運算

Add / Subtraction

Align the decimal point

Multiplication

Extend bits

Input: 8 bits for whole number part, 8 bits for decimal part

Output: 15 bits for whole number part, 16 bits for decimal part

Keep 16bits

### Behavior



### **CSTE Over View**



#### Wave Form



### Folder

#### design

Your design

#### sim

Test bench, model

#### syn

Gate level synthesis files

# Helper.sv

Forward Module

Merge Module

**Broadcast Module** 

AcceptIf Module

Ignorelf Module

#### Forward Module

Forward the handshake protocol signal to the next pipeline stage. This module has to go with one cycle latency computation.





#### Forward Module

```
module Forward(
                                                       src_valid
                                                                        dst valid
        input logic clk,
                                                                Forward
        input logic rst,
                                                                        dst ready
                                                      src ready
                                                                                 destination
                                               Source
        input logic src valid,
                                                (src)
                                                                                   (dst)
                                                                         o data
                                                       i data
                                                                Compute
        output logic src_ready,
                                                                 Kernel
        output logic dst valid,
        input logic dst ready
                                                                pipeline
);
        logic dst_valid_w; src有data傳過來 data還留在register沒被dst拿走
        assign dst_valid_w = src_valid || (dst_valid && !dst_ready);
        assign src ready = !dst valid || dst ready;
        always ff @(posedge clk or negedge rst) begin
                if (!rst) dst valid <= 1'b0;
                else dst_valid <= dst_valid_w; dst 正在拿走 data register 的 data
        end
endmodule
                                       data register是空的
```

## Merge Module

Handling the control signal between multiple sources and ensuring all the sources sending next input data until all the data from sources are

collected.





Merge-2wire, N=3

# Merge Module

```
src 0
module Merge(
                                                          src valids
                                                                             dst valid
        src valids,
                                                  src 1
                                                                     Merge
        src readys,
                                                                             dst ready
                                                         src_readys
        dst valid,
        dst ready
                                                 src N-1
);
        parameter N = 2;
        input logic [N-1:0] src valids;
        output logic [N-1:0] src readys;
        output logic dst valid;
        input logic dst ready;
                                 所有 src 都準備好
        assign dst valid = &src valids;
        assign src_readys = {N{dst_valid && dst_ready}};
endmodule
                                      dst 可以拿 data 同時 所有 src 也準備好
```

#### Broadcast Module

Handling the control signal between multiple destinations and ensuring input data remaining the same until all the destinations receiving the

valid output data.





所有 dst 都拿過 o\_data 後,才能拿下一筆 i\_data

### Broadcast Modul

```
module Broadcast(
      clk.
      rst.
                                                                                            dst 0
      src valid,
                                                                             dst valids
      src ready,
                                                       src valid
                                                                                            dst 1
      dst valids,
                                                                  Broadcast
      dst readys
                                                                             dst readys
                                                       src ready
);
      parameter N = 2;
                                                                                           dst N-1
      input logic clk;
      input logic rst;
      input logic src valid;
      output logic src ready;
      output logic [N-1:0] dst_valids;
                                       src 準備好,並扣掉拿過的 dst
      input logic [N-1:0] dst readys;
      logic [N-1:0] got, got test, got w;
      assign dst_valids = {N{src_valid}} & ~got;
                                              加上準備要拿 o data 的 dst
      assign got_test = got | dst_readys;
                                              所有 dst 都拿過 o_data 後,才能拿下一筆 i_data
      assign src_ready = &got_test; __
      assign got_w = (src_valid && !src_ready) ? got_test : '0;
      always ff @(posedge clk or negedge rst) begin
                                              如果還有 dst 還沒拿 o data → 更新 got
             if (!rst) got <= '0;
                                              反之 dst 都拿過了或 src 還沒準備好 → got 歸0
             else got <= got w;
      end
endmodule
```

# Ignorelf Module

Skip the src\_valid signal to dst\_valid when cond is high.

```
module IgnoreIf(
       input logic cond,
       input logic src valid,
                                                        Cond?
       output logic src ready,
                                             src valid
                                                                 dst valid
       output logic dst valid,
                                                       Ignorelf
       input logic dst ready,
       output logic ignore
                                                                 dst ready
                                             src ready
);
                                     parameter bit COND = 1;
                                     ignore=0時,將src valid傳給dst valid
       assign ignore = cond == COND;
       assign dst_valid = !ignore && src_valid;
       assign src ready = ignore || dst ready;
endmodule
                                     ignore=1時,src ready必為1,跳過這筆data
                                     ignore=0時,將dst_ready傳給src_ready
```

### Acceptlf Module

Pass the dst\_ready to src\_ready when condition is high

```
module AcceptIf(
       input logic cond,
       input logic src valid,
       output logic src ready,
       output logic dst valid,
                                                 src_valid
                                                                       dst valid
       input logic dst ready,
                                                            AcceptIf
       output logic accept
                                                                       dst ready
                                                              Cond?
                                                 src ready
);
       parameter bit COND = 1;
       assign accept = cond == COND;
       assign dst valid = src valid;
       assign src_ready = dst_ready && accept;
endmodule
                                    accept=1時,將dst ready傳給src ready
                                    accept=0時, src ready必為0
```

## Nicotb

- > Calculate answer
- ➤ Connect to Verilog
- **≻**Initialization
- >start simulation

#### Calculate answer

#### Generate pattern and golden

```
# Calculate answer
coeff_test = M.coeff_test
N_ANS = sum(x[0] for x in coeff_test)
ans = np.vstack(
    np.repeat(np.reshape(c[1], (1,-1)), c[0], axis=0)
    for c in coeff_test
)
```

# Connect to Verilog

```
# Connect to Verilog
                         module Downsample (
                             input clk,
   ivalid, iready,
                             input rst,
                             // input pixel stream
   ovalid, oready,
                             idata, odata,
                             = CreateBuses([
                             input logic [7:0] i data,
   (("dut", "i valid"),),
                             // output pixel stream
   (("dut", "i ready"),),
                             (("dut", "o valid"),),
                             (("dut", "o ready"),),
                            output logic [7:0] o data
   (("dut", "i data"),),
                         );
   (("dut", "o data"),),
1)
```

#### Initialization

- > Define clk and rst even
- Create score board
- Define master and slave
- Extract the data bus of master
- Check the data at slave.

```
rst_out_ev, ck_ev = CreateEvents(["rst_out", "ck_ev"])

scb = Scoreboard("Counter")
test = scb.GetTest("Counter")
st = Stacker(N_ANS, callbacks=[test.Get])
bg = BusGetter(callbacks=[st.Get])

master = TwoWire.Master(ivalid, iready, idata, ck_ev, A=1, B=2)
slave = TwoWire.Slave(ovalid, oready, odata, ck ev, A=1, B=2, callbacks=[bg.Get])
mdata = master.values
test.Expect((gold_out[:,np.newaxis],))
```

#### Start simulation

```
yield rst_out_ev
yield ck_ev
```

```
def Iter():
    for i in gold_in:
        mdata.i_data[0] = i
        yield mdata
yield from master.SendIter(Iter())
```

```
for i in range(100):
    yield ck_ev
assert st.is_clean
FinishSim()
```

```
def IterP():
    for i in coeff_test:
        mdatap.pixel_count[0] = i[0]
        yield mdatap

def IterC():
    for i in coeff_test:
        for j in i[1].flat:
            mdatac.coeff_data[0] = j
            yield mdatac

th_1 = JoinableFork(masterp.SendIter(IterP()))
th_2 = JoinableFork(masterc.SendIter(IterC()))
yield from th_1.Join()
yield from th_2.Join()
th_1.Destroy()
th_2.Destroy()
```

#### TODO

#### design

- 1. CoeffCollect
- 2. RgbToYuv
- 3. Rgb888ToYuv422

sim

MyModel.py

RgbToYuv\_test.py

Rgb888ToYuv422\_test.py

# CSTE 輸出時序規格

完成電路運算後,欲將資料輸出需將 y\_valid設為 high,告知 host 端有轉換過後的 pixel 輸出,本題並未規定需要連續輸出,可自行控制 y\_valid 控制訊號。(U, V同理)

當所有資料輸出後,系統便會自動結束模擬並檢查。

預設模擬時間約 2000 cycles,若屆時未達到足夠筆的資料輸出,系統將輸出 timeout 信號。

預設模擬有 10+18 個 pixel,也就是說必須在 y\_data 觀察到 28 個輸出,u\_data, v\_data 看到 14 個。

# 電路測試

本練習電路可以在 sim/ 資料夾下,輸入以下命令分別測試 CSTE 以及 submodule。

- make top
- make coeff\_col
- make rgb2yuv
- make downsample

如果使用 Verilog 語法,輸入以下命令

- make USE\_VERILOG=true top
- make USE\_VERILOG=true coeff\_col
- make USE\_VERILOG=true rgb2yuv
- make USE\_VERILOG=true downsample