#### **EE446 PRELIMINARY WORK #1**

## **Laboratory Work 1 - Warming Up for Computer Design**

The goal of the first laboratory activity is to create a Verilog library comprised of the essential modules that will be utilized throughout the computer design process. Furthermore, simple data path design will be explored by creating simple architectures using the modules in the built library to do certain simple tasks.

This laboratory activity will familiarize you with developing modules with Verilog HDL and constructing architectures with schematic design. This laboratory activity is intended to familiarize students with the software—Quartus and Modelsim or cocotb—that will be used throughout the semester. Finally, the designs will be practiced on a development board, DEO-Nano, which is equipped with a field programmable gate array (FPGA) and many peripheral components such as switch inputs, general purposed I/O pins, LED outputs and so on.

#### 1.2.2. Decoder:

```
//Mehmet Ataş 2304020
 2
     //2x4 decoder
 3
   module decoder
 4
   □ (
 5
        input [1:0] X,
 6
        output [3:0] Y
 7
 8
     assign Y[0] = ~X[0] & ~X[1];
9
     assign Y[1] = X[0] & ~X[1];
10
     assign Y[2] = ~X[0] & X[1];
11
     assign Y[3] = X[0] & X[1];
     endmodule
12
13
```

Figure 1. Implementation of a 2 to 4 decoder with Verilog

```
//Mehmet Atas 2304020
 2
     module tb();
3
     wire [3:0] Y;
 4
     reg [1:0] X;
 5
    decoder dut(.X(X), .Y(Y));
 6 ⊟initial begin
7
        X = 2'b00;
8
        #20;
9
        X = 2'b01;
10
        #20;
        X = 2'b10;
11
12
        #20;
13
        X = 2'b11;
14
        #20;
15
     end
16
17
     endmodule
18
```

Figure 2. Test bench module to test my implementation of the decoder



Figure 3: Simulation of the decoder

Table 1: Decoder Vector Table

| A[1] | A[0] | D[0] | D[1] | D[2] | D[3] |
|------|------|------|------|------|------|
| 0    | 0    | 1    | 0    | 0    | 0    |
| 0    | 1    | 0    | 1    | 0    | 0    |
| 1    | 0    | 0    | 0    | 1    | 0    |
| 1    | 1    | 0    | 0    | 0    | 1    |

The results are the same as in the vector table as expected.

## 1.2.3. Multiplexers:

W-bit 2 to 1 multiplexer, (W=32);

```
//Mehmet Ataş 2304020
 1
 2
     module mux2x1
 3
     \# (parameter W = 32)
 4 ⊟ (
 5
        input [W-1:0] IO, I1,
 6
        input S,
 7
        output [W-1:0] Q
8
 9
        assign Q = S ? I1 : I0;
10
     endmodule
11
```

Figure 4. Implementation of a 32 bit 2 to 1 multiplexer with Verilog

```
1
    //Mehmet Ataş 2304020
 2
   module mux2x1TB # (parameter W = 32) ();
    reg [W-1:0] IO, I1;
 3
 4
    req S;
 5
    wire [W-1:0] Q;
 6
   mux2x1 dut(.I0(I0), .I1(I1), .S(S), .Q(Q));
 7
   □initial begin
        I0 = 32'h00000000;
 8
 9
        I1 = 32'hFFFFFFFF;
        s = 1'b0;
10
11
        #10;
12
        S = 1'b1;
13
        #10;
    end
14
15
   endmodule
16
```

Figure 5. Test bench module to test my implementation of the 32 bit 2 to 1 multiplexer



Figure 6: Simulation of the 32 bit 2 to 1 multiplexer

Table 2: 2x1 Mux Vector Table

| 10           | <i>I</i> 1  | S | Q            |
|--------------|-------------|---|--------------|
| 32'h00000000 | 32'h1111111 | 0 | 32'h00000000 |
| 32'h00000000 | 32'h1111111 | 1 | 32'h11111111 |

The results are the same as in the vector table as expected.

W-bit 4 to 1 multiplexer, (W=32);

```
//Mehmet Atas 2304020
 1
 2
     module mux4x1
 3
    \#(parameter W = 32)
 4
   □ (
 5
        input [1:0] S,
        input [W-1:0] I0, I1, I2, I3,
 6
 7
        output [W-1:0] Q
 8
 9
     assign Q = S[1] ? (S[0] ? I3 : I2) : (S[0] ? I1 : I0);
10
     endmodule
```

Figure 7. Implementation of a 32 bit 4 to 1 multiplexer with Verilog

```
//Mehmet Ataş 2304020
 1
 2
     module mux4x1TB \# (parameter W = 32) ();
     reg [W-1:0] IO, I1, I2, I3;
 3
 4
     reg [1:0] S;
     wire [W-1:0] Q;
 5
   mux4x1 dut(.I0(I0), .I1(I1), .I2(I2), .I3(I3), .S(S), .Q(Q));
 6
 7
    ⊟initial begin
        I0 = 32'h111111111;
 8
 9
        I1 = 32'h22222222;
10
        I2 = 32'h44444444;
11
        I3 = 32'h888888888;
12
        s = 2'b00;
13
        #10;
        s = 2'b01;
14
15
        #10;
16
        s = 2'b10;
17
        #10;
        s = 2'b11;
18
19
         #10;
    end
20
21
     endmodule
```

Figure 8. Test bench module to test my implementation of the 32 bit 4 to 1 multiplexer



Figure 9: Simulation of the 32 bit 4 to 1 multiplexer

| 13           | 12           | I1           | 10           | S[1] | S[0] | Q            |
|--------------|--------------|--------------|--------------|------|------|--------------|
| 32'h88888888 | 32'h44444444 | 32'h22222222 | 32'h11111111 | 0    | 0    | 32'h11111111 |
| 32'h88888888 | 32'h44444444 | 32'h22222222 | 32'h11111111 | 0    | 1    | 32'h2222222  |
| 32'h88888888 | 32'h44444444 | 32'h22222222 | 32'h11111111 | 1    | 0    | 32'h4444444  |
| 32'h88888888 | 32'h4444444  | 32'h22222222 | 32'h1111111  | 1    | 1    | 32'h88888888 |

The results are the same as in the vector table as expected.

# 1.2.4. Arithmetic Logic Unit (ALU):

My method to detect overflow is simple . If the operands signs are the same but the result sign is different, there is an overflow.

```
//Mehmet Ataş
      module ALU
      \# (parameter W = 32)
    ⊟ (
          input [2:0] ctrl,
         input [W-1:0] A, B, output reg [W-1:0] Q,
 6
 8
          output reg CO, OVF, N, {\tt Z}
 9
10
          always @(*)
11 ⊟
         begin
12
    case(ctrl)
13
                3'b000: begin
    14
                               //Addition operation
15
                               \{CO, Q\} = A + B;
16
                              N = Q[W-1];
17
                              //MSB is the sign bit
18
                               if (Q == 0)
19
20
21
22
23
                               else
                                  Z = 0;
                              // Check overflow
                               \text{if } ((A[W-1] == 1 \text{ && } B[W-1] == 1 \text{ && } Q[W-1] == 0) \ | \ (A[W-1] == 0 \text{ && } B[W-1] == 0 \text{ && } Q[W-1] == 1)) 
24
                                 OVF = 1;
25
                              else
26
27
                           end
28
                 3'b001: begin
29
                               //Subtraction operation A-B
30
                              \{CO, Q\} = A - B;
31
                              N = Q[W-1];
                              //MSB is the sign bit
32
33
                              if (Q == 0)
34
                                  Z = 1:
                               مه 1م
35
                               else
36
                                  z = 0;
37
                               //Check overflow
38
                                \text{if } ((A[W-1] == 1 \&\& B[W-1] == 1 \&\& Q[W-1] == 0) \ || \ (A[W-1] == 0 \&\& B[W-1] == 0 \&\& Q[W-1] == 1)) \\
39
                                 OVF = 1;
                              else
40
41
                                  OVF = 0;
42
                           end
43
                3'b010: begin
44
                               //Subtraction operation B-A
45
                              \{CO, Q\} = B - A;
46
                              N = Q[W-1];
47
                               //MSB is the sign bit
48
                               if (Q == 0)
49
                                  Z = 1;
50
                               else
51
                                 z = 0;
52
53
54
                               // check overflow
                                \text{if } ((A[W-1] == 1 \&\& B[W-1] == 1 \&\& Q[W-1] == 0) \ || \ (A[W-1] == 0 \&\& B[W-1] == 0 \&\& Q[W-1] == 1)) \\
                                  OVF = 1;
55
                              else
56
                                  OVF = 0;
57
                           end
58
                 3'b011: begin
59
                               //Bit Clear
60
                               Q = A & ~B;
61
                              N = Q[W-1];
62
                               //{\rm MSB} is the sign bit
63
                               if (Q == 0)
64
                                  Z = 1;
                               else
65
                                 z = 0;
66
                              CO = 0;
67
                              OVF = 0;
68
```

```
69
                          end
 70 ⊟
                3'b100: begin
 71
                             //AND
 72
                             Q = A \& B;
 73
                             N = Q[W-1];
 74
                             //MSB is the sign bit
 75
                             if (Q == 0)
 76
                                Z = 1;
 77
                             else
 78
                                z = 0;
 79
                             CO = 0;
 80
                             OVF = 0;
 81
                          end
                3'b101: begin
 82
     83
                             //oR
 84
                             Q = A \mid B;
 85
                             N = Q[W-1];
 86
                             //MSB is the sign bit
 87
                             if (Q == 0)
 88
                                Z = 1;
 89
                             else
 90
                                Z = 0;
 91
                             CO = 0;
 92
                             OVF = 0;
 93
                          end
 94
                3'b110: begin
    95
                             //EXOR
 96
                             Q = A ^ B;
 97
                             N = Q[W-1];
 98
                             //MSB is the sign bit
 99
                             if (Q == 0)
100
                                Z = 1;
101
                             else
102
                                Z = 0;
102
                             co - 0.
                             OVF = 0;
104
105
                          end
106
     3'b111: begin //exnor
107
                             Q = \sim (A ^ B);
108
                             N = Q[W-1];
109
                             //MSB is the sign bit
110
                             if (Q == 0)
111
                                Z = 1;
112
                             else
113
                                z = 0;
                             CO = 0;
114
115
                             OVF = 0;
116
                          end
117
             endcase
118
          end
119
      endmodule
120
```

Figure 10. Implementation of ALU with Verilog

```
1
     //Mehmet Ataş
 2
     module ALUTB #(parameter W = 32)();
 3
        reg [2:0] ctrl;
        reg [W-1:0] A, B, Qexp;
 4
 5
        wire [W-1:0] Q;
 6
        wire CO, OVF, N, Z;
7
        reg [W-1:0] vectornum, errors;
        reg [3*W-1:0] testvectors [32:0];
8
9
        reg [2:0] ctrltv [32:0];
        ALU dut(.A(A), .B(B), .ctrl(ctrl), .CO(CO), .OVF(OVF), .N(N), .Z(Z), .Q(Q));
10
11 \square
        initial begin
12
           $readmemh("ALU.tv", testvectors);
13
           $readmemb("ctrl.tv",ctrltv);
14
           vectornum = 0; errors = 0;
           #10;
15
           while (ctrltv[vectornum] !== 3'bxxx)
16
17 □
           begin
18
              {A, B, Qexp} = testvectors[vectornum];
19
              ctrl = ctrltv[vectornum];
20
              vectornum = vectornum + 1;
21
              #10;
22
              if (Qexp != Q)
23 ⊟
              begin
                 $display("Error: inputs = %h, %h", A, B);
24
                 $display(" outputs = %h (%h expected)", Q, Qexp);
25
26
                 errors = errors + 1;
27
              end
28
              #10;
29
           end
30
           $display("%d tests completed with %d errors", vectornum, errors);
        end
31
32
33
     endmodule
```

Figure 11. Test bench module to test my implementation of ALU

#### Table 4: ALU Vector Table

| Ctrl  | Α            | В            | СО | OVF | N | Z | Q[31:0]      |
|-------|--------------|--------------|----|-----|---|---|--------------|
| ADD   |              |              |    |     |   |   |              |
| 000   | 32'h00000001 | 32'h00000001 | 0  | 0   | 0 | 0 | 32'h00000002 |
| 000   | 32'h00000001 | 32'h00000002 | 0  | 0   | 0 | 0 | 32'h00000003 |
| 000   | 32'h0000FFFF | 32'h00000001 | 0  | 0   | 0 | 0 | 32'h00010000 |
| 000   | 32'hFFFFFFF  | 32'hFFFFFFF  | 1  | 0   | 1 | 0 | 32'hFFFFFFE  |
| SUBAB |              |              |    |     |   |   |              |
| 001   | 32'h00000001 | 32'h00000001 | 0  | 0   | 0 | 1 | 32'h00000000 |
| 001   | 32'h00000002 | 32'h00000001 | 0  | 0   | 0 | 0 | 32'h00000001 |
| 001   | 32'h00000001 | 32'h00000002 | 1  | 1   | 1 | 0 | 32'hFFFFFFF  |
| 001   | 32'h0000000A | 32'h0000006E | 1  | 1   | 1 | 0 | 32'hFFFFFF9C |

| ς | IJ | R | R | A |
|---|----|---|---|---|
|   |    |   |   |   |

| 010   | 32'h00000001 | 32'h00000001 | 0 | 0 | 0 | 1 | 32'h00000000 |
|-------|--------------|--------------|---|---|---|---|--------------|
| 010   | 32'h00000001 | 32'h00000002 | 0 | 0 | 0 | 0 | 32'h00000001 |
| 010   | 32'h00000002 | 32'h00000001 | 1 | 1 | 1 | 0 | 32'hFFFFFFF  |
| 010   | 32'h0000006E | 32'h0000000A | 1 | 1 | 1 | 0 | 32'hFFFFFF9C |
| BITC  |              |              |   |   |   |   |              |
| 011   | 32'hFFFFFFF  | 32'h55555555 | 0 | 0 | 1 | 0 | 32'hAAAAAAAA |
| 011   | 32'h00000001 | 32'h00000001 | 0 | 0 | 0 | 1 | 32'h00000000 |
| 011   | 32'hFFFFFFF  | 32'h00000000 | 0 | 0 | 1 | 0 | 32'hFFFFFFF  |
| 011   | 32'hFFFF0000 | 32'h0000FFFF | 0 | 0 | 1 | 0 | 32'hFFFF0000 |
| AND   |              |              |   |   |   |   |              |
| 100   | 32'hFFFFFFF  | 32'h55555555 | 0 | 0 | 0 | 0 | 32'h55555555 |
| 100   | 32'h00000001 | 32'h00000001 | 0 | 0 | 0 | 0 | 32'h00000001 |
| 100   | 32'hFFFFFFF  | 32'h00000000 | 0 | 0 | 0 | 1 | 32'h00000000 |
| 100   | 32'hFFFF0000 | 32'h0000FFFF | 0 | 0 | 0 | 1 | 32'h00000000 |
| OR    |              |              |   |   |   |   |              |
| 101   | 32'hFFFFFFF  | 32'h55555555 | 0 | 0 | 1 | 0 | 32'hFFFFFFF  |
| 101   | 32'h00000001 | 32'h00000001 | 0 | 0 | 0 | 0 | 32'h00000001 |
| 101   | 32'hFFFFFFF  | 32'h00000000 | 0 | 0 | 1 | 0 | 32'hFFFFFFF  |
| 101   | 32'hFFFF0000 | 32'h0000FFFF | 0 | 0 | 1 | 0 | 32'Hffffffff |
| EXOR  |              |              |   |   |   |   |              |
| 110   | 32'hFFFFFFF  | 32'h55555555 | 0 | 0 | 1 | 0 | 32'hAAAAAAAA |
| 110   | 32'h00000001 | 32'h00000001 | 0 | 0 | 0 | 1 | 32'h00000000 |
| 110   | 32'hFFFFFFF  | 32'h00000000 | 0 | 0 | 1 | 0 | 32'hFFFFFFF  |
| 110   | 32'hFFFF0000 | 32'h0000FFFF | 0 | 0 | 1 | 0 | 32'hFFFFFFF  |
| EXNOR |              |              |   |   |   |   |              |
| 111   | 32'hFFFFFFF  | 32'h55555555 | 0 | 0 | 0 | 0 | 32'h55555555 |
| 111   | 32'h00000001 | 32'h00000001 | 0 | 0 | 1 | 0 | 32'hFFFFFFF  |
| 111   | 32'hFFFFFFF  | 32'h00000000 | 0 | 0 | 0 | 1 | 32'h00000000 |
| 111   | 32'hFFFF0000 | 32'h0000FFFF | 0 | 0 | 0 | 1 | 32'h00000000 |





Figure 12: Simulation of the ALU

## 1.2.5. Registers:

## 1.2.5.1. Simple Register with Synchronous Reset;

```
//Mehmet Atas 2304020
 2
     module regSR
 3
     \#(parameter W = 32)
 4
    □ (
 5
        input reset,
 6
        input clk,
 7
        input [W-1:0] D,
8
        output reg [W-1:0] Q
    L);
 9
10
   //Register with synchronous reset
11
     always @ (posedge clk)
12
        if (reset)
           Q \ll 0;
13
14
        else
           Q <= D;
15
16 endmodule
17
```

Figure 13. Implementation of the simple register with synchronous reset with Verilog

```
1 //Mehmet Ataş 2304020
 2 module regSRTB #(parameter W = 32)();
3 reg [W-1:0] D, Qexp;
 4
   reg clk, reset;
 5
    wire [W-1:0] Q;
    reg [2*W-1:0] testvectors [15:0];
 6
7
    reg [W-1:0] vectornum, errors;
8
9
10
   regSR dut(.clk(clk), .reset(reset), .D(D), .Q(Q));
11
12 ⊟always begin
13 //creation of the clock
       clk = 0; #10; clk = 1; #10;
14
15
    end
16
17 Dinitial begin
18
   //reading the testvectors
19
      $readmemh("regSR.tv", testvectors);
20
      vectornum = 0; errors = 0;
       reset = 1; \#50; reset = 0;
21
22
       #50;
23
       reset = 1;
24
       //reset is done here.
       #100;
25
26
       reset = 0;
27
    end
28
29
   always @(posedge clk) //write a testvector into input and expected output at posedge + 1ns
31
       #1; {D, Qexp} = testvectors[vectornum];
32
    end
33
   always @(negedge clk) //compare the results at negedge
```

```
34
    always @(negedge clk) //compare the results at negedge
35
   ⊟begin
36
       if (~reset)
37
       begin
   if (Q != Qexp) //if output is not equal to expected output
38
39
   begin
40
             $display("Error: inputs = %h", D);
41
             $display(" outputs = %h (%h expected)", Q, Qexp);
42
             errors = errors + 1;
43
          end
44
          vectornum = vectornum + 1;
45
          46
   begin
47
             $display("%d tests completed with %d errors", vectornum, errors);
48
             $stop();
49
          end
50
       end
51
    end
52
    endmodule
```

Figure 14. Test bench module to test my implementation of the simple register with synchronous reset



Figure 15: Simulation of the simple register with synchronous reset

I tested my concept with random numbers and added a reset in the midst of the simulation. I'm simply providing the simulation excerpt where I put the reset. As predicted, the output of the register is dragged down to 0 at the very first posedge of clock when reset is entered. Basically, I implement a positive edge triggered register with parallel load and synchronous reset. If the reset signal is 1, the contents of the register is cleared at the next rising edge of the clock. If the reset signal is 0, the contents of the register is loaded with the input data at the next rising edge of the clock.

## 1.2.5.2. Register with synchronous reset and write enable;

```
1
     //Mehmet Atas 2304020
 2
     module regSRWEN
     \# (parameter W = 32)
 3
 4
   □ (
 5
        input reset,
 6
        input write,
 7
        input clk,
 8
        input [W-1:0] D,
 9
        output reg [W-1:0] Q
    L);
10
11
     //Register with synchronous reset and write enable
12
        always @ (posedge clk)
13
           if (reset)
14
               Q \ll 0;
15
            else if (write)
16
               Q \ll D;
17 endmodule
18
```

Figure 16. Implementation of the Register with synchronous reset and write enable with Verilog

```
1
     module regSRWENTB #(parameter W = 32)();
 2
        reg [W-1:0] D, Qexp;
 3
        reg clk, reset, write;
        wire [W-1:0] Q;
 5
        reg [W-1:0] vectornum, errors;
 6
        reg [2*W-1:0] testvectors [15:0];
 7
 8
        regSRWEN dut(.clk(clk), .reset(reset), .write(write), .D(D), .Q(Q));
9
10 ⊟
        always begin
         clk = 0; #10; clk = 1; #10;
11
12
        end
13
        initial begin //read the testvectors
14 ⊟
15
          $readmemh("regSRWEN.tv", testvectors);
16
           vectornum = 0; errors = 0;
17
           reset = 1; \#20; reset = 0;
18
           write = 0; # 20; write = 1;
           #40;
19
20
           write = 0;
21
           //write disabled
22
           #20;
23
           reset = 1;
24
           //reset enabled
25
           #20;
26
           write = 1;
27
           //write enabled
28
           #20;
29
           reset = 0;
30
           //reset disabled
31
        end
32
33
        always @(posedge clk)
34
        //write a testvector into input and expected output at posedge + 1ns
```

```
35
   begin
36
          #1; {D, Qexp} = testvectors[vectornum];
37
        end
38
39
       always @(negedge clk)
40
       //compare the results at negedge
41
   begin
42
          if (~reset)
43
   begin
44
             if (Q != Qexp)
45
             //if output is not equal to expected output
46
             begin
   $display("Error: inputs = %h", D);
47
48
                $display(" outputs = %h (%h expected)", Q, Qexp);
49
                errors = errors + 1;
50
             end
51
             vectornum = vectornum + 1;
52
             53
54
                $display("%d tests completed with %d errors", vectornum, errors);
55
                $stop();
56
             end
57
          end
58
        end
59
     endmodule
```

Figure 17. Test bench module to test my implementation of the Register with synchronous reset and write enable



Figure 18: Simulation of the Register with synchronous reset and write enable

When we bring write enable down to zero, we find that the output does not change until we pull reset up. When the reset button is pressed, the output remains at 0. The fact that the write enable signal has no impact when the reset is pushed up is also proven. When the reset button was pressed, the regular load procedure resumed. As a result, the design has been validated. Basically, I implement a positive edge triggered register with parallel load, write enable and synchronous reset. If the reset signal is 1, the contents of the register is cleared at the next rising edge of the clock. If the reset signal is 0 and write enable signal is 1, the reset signal is 0 and write enable signal is 0, the register retains its content.

## 1.2.5.3. Shift Register with Parallel and Serial Load;

```
1
     //Mehmet Ataş
2
     module shiftregister
3 \# (parameter W = 32)
4 □ (
5
        input shift,
6
       input clk,
7
       input reset,
8
       input load,
9
       input left,
10
       input right,
       input [W-1:0] D,
11
12
        output reg [W-1:0] Q
    );
13
14
15
        always @ (posedge clk)
16
          if (reset)
17
              Q \ll 0;
18
          else if (load)
           //if load = 1, then parallel load.
19
20
              Q <= D;
21
          else if (shift)
22
           // if shift = 1, then shift right. A[W - 1] \leftarrow Serial Input Left
23 ⊟
          begin
24
              Q[W-2:0] \le Q[W-1:1];
25
              Q[W-1] \ll left;
26
          end
27
          else if (~shift)
28
          // if shift = 0, then shift left. A[0] ← Serial Input Right
29 ⊟
          begin
30
             Q[W-1:1] \le Q[W-2:0];
31
              Q[0] \ll right;
32
           end
33 endmodule
34
```

Figure 19. Implementation of the Shift Register with Parallel and Serial Load with Verilog

```
//Mehmet Ataş
    module shiftregisterTB #(parameter W = 32)();
3
      wire [W-1:0] Q;
4
       reg [W-1:0] D, Qexp;
5
      reg clk, load, shift, reset, left, right;
6
      reg [W-1:0] vectornum, errors;
       reg [2*W-1:0] testvectors [15:0];
       shiftregister dut(.clk(clk), .load(load), .shift(shift), .reset(reset), .D(D), .left(left), .right(right), .Q(Q));
8
9
   alwavs begin
10
      //creation of the clock
11
         clk = 0; #10; clk = 1; #10;
12
      end
13 ⊟
      initial begin
         //reading the testvector
14
         $readmemh("shiftregister.tv", testvectors);
15
16
         vectornum = 0; errors = 0;
         load = 1; shift = 0;
17
         //parallel load
18
19
         left = 1; right = 1;
20
         reset = 1; #20; reset = 0;
21
         #200;
         load = 0; shift = 1;
22
23
         //shift right 1
2.4
         #20:
25
         left = 0;
26
         //shift left 0
27
         #20:
28
         shift = 0;
29
         //shift left 1
30
         #20;
31
         right = 0:
         //shift left 0
32
33
         #20:
         load = 1;
34
         //narallal load
 35
              //parallel load
 36
              #100;
 37
              load = 0;
              right = 0; left = 0;
 38
 39
              //shift left 0
 40
              #20;
 41
              shift = 1;
              //shift right 0
 42
 43
              left = 0;
 44
          end
 45
          always @(posedge clk)
           //write a testvector into input and expected output
 46
 47
          begin
     48
              #1; {D, Qexp} = testvectors[vectornum];
 49
          end
 50
          always @(negedge clk)
 51
          //compare the results
 52 ⊟
          begin
 53
              if (~reset)
 54 ⊟
              begin
 55
                  if (Q != Qexp)
 56 ⊟
 57
                     $display("Error: inputs = %h", D);
 58
                     $display(" outputs = %h (%h expected)", Q, Qexp);
 59
                     errors = errors + 1;
 60
                  end
 61
                  vectornum = vectornum + 1;
 62
                  63 ⊟
                  begin
 64
                     $display("%d tests completed with %d errors", vectornum, errors);
 65
                     $stop();
 66
                  end
 67
              end
 68
          end
 60
```

Figure 20. Test bench module to test my implementation of the Shift Register with Parallel and Serial Load



Figure 21. Simulation of the Shift Register with Parallel and Serial Load

When load is pulled down to 0, I am shifting right (shift = 1) and left input is 1. Output was 32'h 4b8be636 before shift, after shift it is 32'h a5c5f31b which is correct (can be calculated with calculator easily). After that, shift is pulled down to 0, and right input is 1. Output was 32'h a5c5f31b before shift, after shift it is 32'h 4b8be637 which is correct. Basically, I implement a positive edge triggered shift register with parallel and serial load. The register has three control signals: Synchronous reset, parallel/serial load select, shift left/right select. There are 3 input sources to the register: W-bit parallel input, 1-bit serial input left and 1-bit serial input right. If the reset signal is 1, the contents of the register is cleared at the next rising edge of the clock. If the reset signal is 0, the operation of the register is determined according to the parallel/serial and shift right/left select signals. If the parallel/serial select signal is 1, the contents of the register is loaded with the parallel input at the next rising edge of the clock. If the parallel/serial select signal is 0, the contents of the register is shifted and the left most or right most bit of the register is loaded with the corresponding serial input at the next rising edge of the clock. For the serial input operation, if the shift right/left select signal is 0, the contents are shifted right and the most significant bit is loaded with the serial input left; if the shift right/left select signal is 0, the contents are shifted left and the least significant bit is loaded with the serial input right.

My vector table was the same for 3 different 32-bit registers which is...

| 1c1abd5d_xxxxxxxxx | 5e8bcdd6_1c1abd5d | a405cf06_5e8bcdd6 | 51b79dc2_a405cf06 |
|--------------------|-------------------|-------------------|-------------------|
| 4f3457bc_51b79dc2  | 40c5476a_4f3457bc | 11904782_40c5476a | 8f2381f6_11904782 |
| cbce1745_8f2381f6  | 4b8be636_cbce1745 | 20f01459_4b8be636 | 4d5c402e_20f01459 |
| c75a1b6e_4d5c402e  | ce4b53ae_c75a1b6e | 2b2fe450_ce4b53ae | xxxxxxxx_2b2fe450 |

#### 1.3. Register File

I design and sketch a datapath for a register file design using your decoder, multiplexer and register modules. I used RTL viewer for convenience.



Figure 22. Sketch of the datapath for a register file

```
1
     //Mehmet Ataş
 2
     module registerfile
3
     \#(parameter W = 32)
 4
   □ (
 5
        input clk,
 6
        input WE,
        input reset,
 8
        input [W-1:0] WD,
 9
        input [1:0] A1, A2, A3,
10
        output [W-1:0] RD1, RD2
    );
11
12
13
        wire [W-1:0] R0_out, R1_out, R2_out, R3_out;
14
        wire [3:0] write;
15
        wire [3:0] write deco;
16
        regSRWEN R0(.clk(clk), .reset(reset), .write(write[0]), .D(WD), .Q(R0 out));
17
18
        regSRWEN R1(.clk(clk), .reset(reset), .write(write[1]), .D(WD), .Q(R1 out));
19
        regSRWEN R2(.clk(clk), .reset(reset), .write(write[2]), .D(WD), .Q(R2_out));
20
        regSRWEN R3(.clk(clk), .reset(reset), .write(write[3]), .D(WD), .Q(R3_out));
21
22
        decoder deco(.X(A3), .Y(write deco));
23
        assign write[0] = write deco[0] & WE;
        assign write[1] = write deco[1] & WE;
24
        assign write[2] = write_deco[2] & WE;
25
26
        assign write[3] = write_deco[3] & WE;
27
28
        mux4x1 out1(.I0(R0 out), .I1(R1 out), .I2(R2 out), .I3(R3 out), .S(A1), .Q(RD1));
29
        mux4x1 out2(.IO(RO out), .I1(R1 out), .I2(R2 out), .I3(R3 out), .S(A2), .Q(RD2));
30
     endmodule
31
```

Figure 23. Implementation of the Register file with Verilog

```
//Mehmet Ataş
 2
     module registerfileTB #(parameter W = 32)();
 3
        reg reset;
        rea clk;
 4
        reg WE;
 5
        reg [W-1:0] WD;
 6
        reg [1:0] A1,A2,A3;
        wire [W-1:0] RD1, RD2;
 8
10
        reg [W-1:0] vectornum, errors;
        reg testWE [499:0];
11
12
        reg [W-1:0] testWD [499:0];
13
        reg [5:0] testaddress [499:0];
14
        reg [2*W-1:0] testexp [499:0];
15
        reg [W-1:0] RD1_exp, RD2_exp;
16
17
        registerfile dut(.clk(clk), .WE(WE), .reset(reset), .WD(WD), .A1(A1), .A2(A2), .A3(A3), .RD1(RD1), .RD2(RD2));
18
19 ⊟
        always begin //create a clock
20
          clk = 0; #10; clk = 1; #10;
21
22
23
        //4 different testvectors for different signals
24 ⊟
       initial begin
         $readmemb("WE.tv", testWE);
25
26
           //test write enable signal
          $readmemh("testWD.tv", testWD);
27
28
           //test write data values
           $readmemb("testaddress.tv", testaddress);
30
           //test address values
           $readmemh("testexp.tv", testexp);
31
1
    //Mehmet Ataş
     module registerfileTB #(parameter W = 32)();
       reg reset;
        reg clk;
        reg WE;
        reg [W-1:0] WD;
        reg [1:0] A1, A2, A3;
        wire [W-1:0] RD1, RD2;
10
        reg [W-1:0] vectornum, errors;
11
        reg testWE [499:0];
        reg [W-1:0] testWD [499:0];
12
        reg [5:0] testaddress [499:0];
13
        reg [2*W-1:0] testexp [499:0];
14
15
        reg [W-1:0] RD1_exp, RD2_exp;
16
        registerfile dut(.clk(clk), .WE(WE), .reset(reset), .WD(WD), .A1(A1), .A2(A2), .A3(A3), .RD1(RD1), .RD2(RD2));
17
18
19 ⊟
        always begin //create a clock
20
          clk = 0; #10; clk = 1; #10;
21
22
23
        //4 different testvectors for different signals
24 ⊟
        initial begin
25
           $readmemb("WE.tv", testWE);
26
           //test write enable signal
27
           $readmemh("testWD.tv", testWD);
28
           //test write data values
29
           $readmemb("testaddress.tv", testaddress);
30
           //test address values
31
           $readmemh("testexp.tv", testexp);
```

Figure 24. Test bench module to test my implementation of the Register File



Figure 25. Simulation of the Register File

## My Testvectors:

#### testaddress.tv

| 00_00_00          | 00_00_01 | 00_00_10    | 00_00_11 | 00_00_00          |  |  |
|-------------------|----------|-------------|----------|-------------------|--|--|
| 00_01_00          | 10_11_00 | 11_10_00    | 11_11_11 | 11_00_00          |  |  |
| testexp.tv        |          |             |          |                   |  |  |
| 00000000_00000000 |          | 87654321_87 | 7654321  | 87654321_87654321 |  |  |
| 87654321_87654321 |          | 87654321_87 | 7654321  | EEEEEEEE_FFFFFFF  |  |  |
| AAAAAAAA_11111111 |          | 11111111_A  | AAAAAA   | 11111111_11111111 |  |  |
| 12345678_EEEEEEEE |          |             |          |                   |  |  |

testWD.vt

87654321 FFFFFFF AAAAAAA 11111111 EEEEEEEE 00000000 00000000 00000000 12345678 00000000 WE.vt 1 1 1 1 1 0 0 0 1 0

Table 5: Register File Vector Table

WE A1 [1:0] A2 [1:0] A3 [1:0] WD [31:0] RD1 [31:0] RD2 [31:0]

1 1 2'b00 2'b00 2'b00 32'h87654321 32'h00000000 32'h00000000

2 1 2'b00 2'b00 2'b01 32'hFFFFFFF 32'h87654321 32'h87654321

3 1 2'b00 2'b00 2'b10 32'hAAAAAAA 32'h87654321 32'h87654321

4 1 2'b00 2'b00 2'b11 32'h11111111 32'h87654321 32'h87654321

5 1 2'b00 2'b00 2'b00 32'hEEEEEEEE 32'h87654321 32'h87654321

6 0 2'b00 2'b01 2'b00 32'h00000000 32'hEEEEEEEE 32'hFFFFFFF

7 0 2'b10 2'b11 2'b00 32'h00000000 32'hAAAAAAA 32'h11111111

8 0 2'b11 2'b10 2'b00 32'h00000000 32'h11111111 32'hAAAAAAA

9 1 2'b11 2'b11 2'b11 32'h12345678 32'h11111111 32'h11111111

10 0 2'b11 2'b00 2'b00 32'h00000000 32'h12345678 32'hEEEEEEEE

R0 Q[31:0] R1 Q[31:0] R2 Q[31:0] R3 Q[31:0]

1 32'h00000000 32'h00000000 32'h00000000 32'h00000000

2 32'h87654321 32'h00000000 32'h00000000 32'h00000000

3 32'h87654321 32'hFFFFFFF 32'h00000000 32'h00000000

4 32'h87654321 32'hFFFFFFF 32'hAAAAAAA 32'h00000000

5 32'h87654321 32'hFFFFFFF 32'hAAAAAAA 32'h11111111

6 32'hEEEEEEE 32'hFFFFFFF 32'hAAAAAAA 32'h11111111

7 32'hEEEEEEEE 32'hFFFFFFFF 32'hAAAAAAA 32'h11111111

8 32'hEEEEEEEE 32'hFFFFFFF 32'hAAAAAAA 32'h11111111

9 32'hEEEEEEE 32'hFFFFFFF 32'hAAAAAAA 32'h11111111

10 32'hEEEEEEE 32'hFFFFFFF 32'hAAAAAAA 32'h12345678

The results are the same as in the vector table as expected.

# 1.4. Datapath Design



There are 5 control signals.

There are 3 different control signals.

Mux-selects, shift for Q register, load for Acc register.

In my datapath, I used 1 ALU, 2 Simple register with synchronous reset, 2 Shift register with parallel and serial load and 3 2to1 MUX.

Every different control signals in my architecture is use to perform the desired tasks.

Since there are signals, I can demonstrate these signals by 2 (log2(4) = 2) pins by applying some necessary Gates. However, in my design, I did not do that for the sake of clearness of the design.

First, Acc should be parallel loaded Acc-load=1

Then, Acc should be in serial loaded Acc-load=0

Total 10 cycles.



Figure 26. Implementation of my design in Schematic Editor