## Overview of SNOW-V [3]

We will get a brief overview of SNOW-V - A New Member in the SNOW family of stream ciphers , successor of SNOW 3G :

#### Introduction -

In this paper a new SNOW stream cipher, called SNOW-V, is proposed. For the next generation system, called 5G, we needed some fundamental changes in system architecture and security level which cannot be fulfilled by SNOW-3G. So, the author introduced SNOW-V (V for Virtualization), in order to provide at least 20 Gbps throughput needed for 5G communication.

Current SNOW-3G provides a speed of roughly 9Gbps in pure software implementation, which is not enough for 5G communication. So while keeping the basic SNOW-3G architecture plus adding some new features, a faster stream cipher with same security level as AES can be obtained, called as SNOW-V.

SNOW-V architecture is based on SNOW-3G additionally having acceleration instructions using AES round functions as nowadays new CPUs from both AMD & Intel comes with AES cores and SIMD instructions making large vector calculations easier to handle. Hence, the major changes in SNOW-V design are AES round function 128-bit registers in FSM with two LFSRs operating 8 times faster than the speed of FSM.

The author also proposed an AEAD (Authenticated Encryption with Associated Data) operational mode to provide both confidentiality and integrity protection making it more secure than other algorithms.

## Design & Operation -

The SNOW-V consists of two 256-bit Linear-Feedback Shift Registers (LFSRs) that are continuously fed into a Finite-State Machine (FSM), consisting of two chained AES-128 Round Functions, that produces the key stream.



Figure 7: A schematic of SNOW-V

#### Linear-Feedback Shift Registers (LFSR) -

The SNOW-V consists two 256-bit LFSRs. Each of which consists if sixteen 16-bit cells. Let the two LFSRs be LFSR-A & LFSR-B containing cells  $a_0, \ldots, a_{15}$  &  $b_0, \ldots, b_{15}$  respectively. Each cell is a finite-field element over the extension  $F_{2^{16}}^a = F_2[x]/g^A(x)$  for LFSR-A and  $F_{2^{16}}^b = F_2[x]/g^B(x)$  for LFSR-B such that  $g^A(x)$  is a primitive polynomial of the form:-

$$g^{A}(x) = x^{16} + x^{15} + x^{12} + x^{11} + x^{8} + x^{3} + x^{2} + x + 1\epsilon F_{2}[x].$$



Figure 8: LFSR-A

Similarly,  $g^B(x)$  is given by the primitive polynomial:-

$$g^{B}(x) = x^{16} + x^{15} + x^{12} + x^{11} + x^{8} + x^{3} + x^{2} + x + 1\epsilon F_{2}[x].$$



Figure 9: LFSR-B

The feedback function of LFSR-A is given by the equation:-

$$a_{16} = b_0 \oplus \alpha a_0 \oplus a_1 \oplus \alpha^{-1} a_8,$$

where  $\alpha$  is a root of  $g^A(x)$  and  $\alpha^{-1}$  its inverse over  $F_{2^{16}}^A$ . Similarly, we can denote the feedback function of LFSR-B by:-

$$b_{16} = a_0 \oplus \beta b_0 \oplus b_1 \oplus \beta^{-1}b_8,$$

where  $\beta$  is a root of  $g^B$  and  $\beta^{-1}$  its inverse over  $F_{2^{16}}^B$ .

An important property of both  $F_{2^{16}}^A$   $F_{2^{16}}^B$  is the efficient execution of the field multiplication by  $\alpha, \alpha^{-1} and \beta, \beta^{-1}$ , respectively. As a matter of fact, the operation can be encoded by two simple routines both consisting of a bit-wise shift and a XOR. Since  $\alpha$  is a primitive element in  $F_{2^{16}}^A$ , it is possible to write each element  $\omega \epsilon F_{2^{16}}^A$  in the basis  $(1, \alpha, ..., \alpha^{15})$  such that , where  $\omega_i$  are the bits of  $\omega$ . As a consequence, we can rewrite the multiplication  $\omega \alpha$  as:-

$$\omega \alpha = (\omega_{15} \alpha^{15} + \dots + \omega_{1} \alpha + \omega_{0}) \alpha$$

$$= \omega_{15} (\alpha^{15} + \alpha^{12} + \alpha^{11} + \alpha^{8} + \alpha^{3} + \alpha^{2} + \alpha + 1) + \omega_{14} \alpha^{15} + \dots + \omega_{0} \alpha.$$

The upper byte of the above product can be written as  $[\omega_{14}, \omega_{13}, ...., \omega_7] + \omega_{15} \cdot C_H$  and the lower byte as  $[\omega_6, \omega_5, ...., \omega_0] + \omega_{15} \cdot C_L where C_H = 10011001 and C_L = 00001111$ . A similar reasoning can be followed for the multiplication by the inverse element  $\alpha^{-1}$  and for the field  $F_{2^{16}}^B$ .

#### Finite-State Machine (FSM) -

The Finite-State Machine consists of two chained AES-128 round function that are continuously fed with the updated LFSR states and three 128-bit registers namely R1, R2 R3 which can be seen in Fig.[]. Key addition is not performed in the AES cores, i.e. the computation only consists of the substitution layer, the Shiftrows and Mixcolumn procedures. We denote by  $\boxplus_{32}$  an adder that operates on 32-bit blocks. Furthermore,  $\sigma$  represents a byte-wise permutation of the form:-

$$\sigma = [0, 4, 8, 12, 1, 5, 9, 13, 2, 6, 10, 14, 3, 7, 11, 15].$$



Figure 10: Schematic of Finite-State Machine (FSM)

#### Initialization Routine -

The initialization phase lasts for 16 rounds during which the FSM and LFSR are iteratively updated. Furthermore, the usual keystream output z is mixed into LFSR-A in each iteration. Finally, the state R1 is additionally updated with the key during the last two rounds.

#### Keystream Routine -

The keystream routine only differs from the initialization procedure in Initialization Routine Algorithm by omitting the supplementary updates of LFSR-A and R1.



Figure 11: Byte-serial low-area architecture of SNOW-V

## AEAD Mode of Operation -

Authenticated Encryption with Associated Data (AEAD), provides confidentiality, integrity, and authenticity assurances on the data. GMAC (Galois Message Authentication Code) is used to generate authentication tag. Keystream generation process is the same as in the normal mode, except  $C^1 = 0x0024406480A4C0E40420446084A0C4E0$ 

```
Sender: Ciphertext = Keystream - 1 \oplus Plaintext
T = GMAC (Keystream-2, AAD, Ciphertext)
Receiver: T' = GMAC (Keystream-2, AAD, Ciphertext),
if T' = T
Plaintext = Keystream - 1 \oplus Ciphertext
else
Output Fail (data might be tampered)
```



Figure 12: Use of SNOW-V with  $GHASH_H$  to enable AEAD

## Software Implementation Performance –

Since, 5G radio interface requires virtualization of the network functions with 10 Gbps as uplink speed and 20 Gbps as downlink speed, at peak data rates. Classical encryption algorithms cannot reach these high speeds in pure software environment without any good hardware support.

Nowadays new CPUs from both CPU vendors such as AMD Intel comes with AES cores and SIMD instructions making large vector calculations easier to handle. They also include typical instructions such as XOR, AND, nADD32, etc., applied to long registers, where, depending on the instruction, a single register can be represented as a vector of 8/16/32/64-bit values as shown in fig. below:- Using these features such as SIMD instructions, AES round functions and other basic



Figure 13: SIMD Structure

functions like XOR, AND, etc., SNOW-V is designed to perform very fast in software and also give

great security.

Advantages of modern CPUs:-

- 1. SIMD Structure
  - Two LFSRs can fit into 2x 256-bit registers: \_\_m256i
  - Registers in FSM can fit into 3x 128-bit registers: \_\_m128i
- 2. Intrinsic Instructions
  - AES round: \_mm\_aesenc\_si128(\_\_m128i a, \_\_m128i RoundKey)
  - Arithmetic additions: \_mm\_add\_epi32(\_\_m128i a, \_\_m128i b)

## Security Analysis -

Common Attacks on Stream Ciphers:-

- Attack on Initialization
  - Differential Attacks: trace differences' transfer and discover where the cipher behaves non-random
  - Chosen-IV attack: adversary attempts to build a distinguisher to introduce randomness failures in the outure by setting arbitrary IV values, e.g., MDM attack.
- Linear Distinguishing Attacks
  - Distinguish the cipher from random oracle
- Time-Memory-Data Tradeoff Attacks
  - Balance/reduce one/two parameters in favor of the others
- Slide Attacks
  - Analyze the key schedule and exploit weaknesses in it to break the cipher
- Attacks on the Authentication Mode
  - Maximum Degree Monomial (MDM) Attack

### MDM Attack on SNOW-V -

- Select 1 to 24 bits from the (K,IV) space
- Run through all possible values, other bits are set 0
- XOR all the outputs to get the MDM
- The results have a long zeros before random-like, e.g., 000...00010110...
- The outputs of the first 7 rounds are not random, it would be not safe if we reduce the initialization rounds to 7 or fewer
- 16 rounds of initialization looks safe, it is not likely that an attacker would be able to build a distinguisher after 16 rounds

### Conclusion -

The author proposed a new 128-bit stream cipher called SNOW-V. The design of this cipher was based on the predecessor stream cipher - SNOW-3G but use the AES round function instruction support present in most of the modern CPUs. SNOW-V is found to be faster than AES in all comparable modes of operation(single thread implementation in software). SNOW-V is found to be resistant against basic and advanced attacks possible. The paper finally gives an AEAD mode of operation based on GCM scheme. The SNOW-V architecture is found to be theoretically faster than both AES-256 SNOW-3G with security level not lower tha AES-256 SNOW-3G. Full design along with test vectors and reference implementation can be found in the official paper [3].

# Hardware Implementation of SNOW-V

## SNOW-V (Top Module)

### Linear Feedback Shift Register (LFSR)

```
timescale 1ns / 1ps
 2
3
    module LFSR(
        input [255:0] s_key,
input [127:0] IV,
 4
 5
 6
7
        input clk,
        output wire [127:0] keystream
 8
 9
10
        reg [15:0] a0;
        reg [15:0] a1;
11
12
        reg [15:0] a2;
13
        reg [15:0] a3;
14
        reg [15:0] a4;
15
        reg [15:0] a5;
16
        reg [15:0] a6;
17
        reg [15:0] a7;
18
        reg [15:0] a8;
19
        reg [15:0] a9;
20
        reg [15:0] a10;
21
        reg [15:0] a11;
^{22}
        reg [15:0] a12;
23
        reg [15:0] a13;
24
        reg [15:0] a14;
25
        reg [15:0] a15;
27
        reg [15:0] b0;
        reg [15:0] b1;
29
        reg [15:0] b2;
        reg [15:0] b3;
        reg [15:0] b4;
        reg [15:0] b5;
32
        reg [15:0] b6;
33
        reg [15:0] b7;
34
35
        reg [15:0] b8;
        reg [15:0] b9;
36
        reg [15:0] b10;
37
        reg [15:0] b11;
38
39
        reg [15:0] b12;
        reg [15:0] b13;
40
        reg [15:0] b14;
41
        reg [15:0] b15;
42
43
        wire [127:0] T1;
44
        wire [127:0] T2;
45
46
         function [15 : 0] MUL_x(input [15 : 0] V, input [15 : 0] c);
47
48
             if(V & 16'h8000)
49
                 MUL_x = (V << 1) ^ c;
```

```
51
52
                   MUL_x = (V \ll 1);
53
54
          endfunction
55
56
          function [15 : 0] MUL_x_inv(input [15 : 0] V, input [15 : 0] d);
57
          begin
              if(V & 16'h0001)
58
                   MUL_x_inv = (V >> 1) ^ d;
59
60
               else
61
                   MUL_x_inv = (V >> 1);
62
          end
63
          endfunction
64
65
          always@(posedge clk)
66
          begin
              b15 = s_key[255:240];
67
              b14 = s_key[239:224];
68
              b13 = s_key[223:208];
69
70
              b12 = s_{key}[207:192];
71
              b11 = s_{key}[191:176];
              b10 = s_{key}[175:160];
72
              b9 = s_{key}[159:144];
73
              b8 = s_{key}[143:128];
74
              b7 = 16'd0;
b6 = 16'd0;
75
76
              b5 = 16'd0;
77
78
              b4 = 16'd0;
              b3 = 16'd0;
79
              b2 = 16'd0;
80
              b1 = 16'd0;
81
82
              b0 = 16'd0;
83
              #640;
              % (MUL_x_inv(b8,16'hE4Bi) ^ (MUL_x(b0,16'hC963) ^ b3)));
b14 <= b15;
84
85
              b13 <= b14;
86
              b12 <= b13;
87
              b11 <= b12;
 88
              b10 <= b11;
89
90
              b9 <= b10;
91
              b8 <= b9;
92
              b7 <= b8;
93
              b6 <= b7;
 94
              b5 <= b6;
95
              b4 <= b5;
 96
              b3 <= b4;
97
              b2 <= b3;
98
              b1 <= b2;
99
              b0 <= b1;
100
101
102
          always@(posedge clk)
103
          begin
              a15 = s_{key}[127:112];
104
              a14 = s_key[111:96];
a13 = s_key[95:80];
105
106
107
              a12 = s_{key}[79:64];
              a11 = s_key [63:48];
108
              a10 = s_{key}[47:32];
a9 = s_{key}[31:16];
109
110
              a8 = s_key[15:0];
a7 = IV[127:112];
111
112
              a6 = IV[111:96];
113
              a5 = IV[95:80];
114
              a4 = IV[79:64];
115
              a3 = IV[63:48];
116
              a2 = IV[47:32];
117
              a1 = IV[31:16];
118
              a0 = IV[15:0];
119
```

```
120
               #640;
               a15 <= (b0 ^ (MUL_x_inv(a8,16'hCC87) ^ (MUL_x(a0,16'h990F) ^ a1)));
121
122
               a14 <= a15;
123
               a13 <= a14;
124
               a12 <= a13;
125
               a11 <= a12;
               a10 <= a11;
126
               a9 <= a10;
127
               a8 <= a9;
128
129
               a7 <= a8;
               a6 <= a7;
130
131
               a5 <= a6;
132
               a4 <= a5;
133
               a3 <= a4;
               a2 <= a3;
134
               a1 <= a2;
135
136
               a0 <= a1;
137
          end
138
          assign T1[127:112] = b8;
assign T1[111:96] = b9;
139
140
          assign T1[95:80] = b10;
assign T1[79:64] = b11;
141
142
          assign T1[63:48] = b12;
143
          assign T1[47:32] = b13;
144
          assign T1[31:16] = b14;
assign T1[15:0] = b15;
145
146
147
148
          assign T2[127:112] = a7;
          assign T2[111:96] = a6;
assign T2[95:80] = a5;
149
150
          assign T2[79:64] = a4;
151
152
          assign T2[63:48] = a3;
153
          assign T2[47:32] = a2;
154
          assign T2[31:16] = a1;
155
          assign T2[15:0] = a0;
156
157
          FSM f1(.T1(T1), .T2(T2), .clk(clk), .keystream(keystream));
158
159
```

#### Finite-State Machine (FSM)

```
`timescale 1ns / 1ps
 2
     module FSM (
 4
           input [127:0] T1,
           input [127:0] T2,
 5
 6
            input clk,
 7
           output [127:0] keystream
 8
           reg [127:0] R1 = 128'd0;
           reg [127:0] R2 = 128'd0;
reg [127:0] R3 = 128'd0;
10
11
           wire [127:0] x0;
wire [127:0] x1;
12
13
            wire [127:0] x2;
14
            wire [127:0] x3;
15
            wire [127:0] x4;
16
            wire [127:0] temp;
17
18
19
            always@(posedge clk)
20
            begin
              R1 <= x4;
21
              R2 <= x2;
22
             R3 <= x3;
23
24
            end
25
```

```
assign temp = (R3 ^ T2);
26
27
                 Modulo_Addition mt1(.a(temp[127:96]), .b(R2[127:96]), .sum(x1[127:96]));
Modulo_Addition mt2(.a(temp[95:64]), .b(R2[95:64]), .sum(x1[95:64]));
Modulo_Addition mt3(.a(temp[63:32]), .b(R2[63:32]), .sum(x1[63:32]));
Modulo_Addition mt4(.a(temp[31:0]), .b(R2[31:0]), .sum(x1[31:0]));
28
29
30
31
32
33
                  sigma s1(.in(x1), .out(x4));
34
35
                  AES_round_func a1(.in(R1), .round_key(128'd0), .out(x2));
36
37
                  AES_round_func a2(.in(R2), .round_key(128'd0), .out(x3));
38
39
                  Modulo_Addition tm1(.a(T1[127:96]), .b(R1[127:96]), .sum(x0[127:96]));
                 Modulo_Addition tm2(.a(T1[95:64]), .b(R1[95:64]), .sum(x0[95:64]));
Modulo_Addition tm3(.a(T1[63:32]), .b(R1[63:32]), .sum(x0[63:32]));
Modulo_Addition tm4(.a(T1[31:0]), .b(R1[31:0]), .sum(x0[31:0]));
40
41
42
43
                  assign keystream = (x0 ^ R2);
44
45
       endmodule
46
```

#### **AES Round Function**

```
timescale 1ns / 1ps
2
3
    module AES_round_func(
                              input [127 : 0] in,
input [127 : 0] round_key,
output [127 : 0] out
 4
 5
 6
7
 8
 9
      function [7 : 0] sbox(input [7 : 0] b);
10
         begin
11
           case (b)
12
             8'h00: sbox = 8'h63;
13
             8'h01: sbox = 8'h7c;
14
             8'h02: sbox = 8'h77;
15
             8'h03: sbox = 8'h7b;
16
             8'h04: sbox = 8'hf2;
17
             8'h05: sbox = 8'h6b;
             8'h06: sbox = 8'h6f;
18
19
             8'h07: sbox = 8'hc5;
20
             8'h08: sbox = 8'h30;
21
             8'h09: sbox = 8'h01;
22
             8'h0a: sbox = 8'h67;
23
             8'h0b: sbox = 8'h2b;
24
             8'h0c: sbox = 8'hfe;
25
             8'h0d: sbox = 8'hd7;
26
             8'h0e: sbox = 8'hab;
27
             8'h0f: sbox = 8'h76;
28
             8'h10: sbox = 8'hca;
29
             8'h11: sbox = 8'h82;
             8'h12: sbox = 8'hc9;
30
             8'h13: sbox = 8'h7d;
31
             8'h14: sbox = 8'hfa;
32
33
             8'h15: sbox = 8'h59;
             8'h16: sbox = 8'h47;
34
             8'h17: sbox = 8'hf0;
35
36
             8'h18: sbox = 8'had;
37
             8'h19: sbox = 8'hd4;
             8'h1a: sbox = 8'ha2;
38
             8'h1b: sbox = 8'haf;
39
             8'h1c: sbox = 8'h9c;
40
             8'h1d: sbox = 8'ha4;
41
             8'h1e: sbox = 8'h72;
42
             8'h1f: sbox = 8'hc0;
43
             8'h20: sbox = 8'hb7;
44
```

```
8'h21: sbox = 8'hfd;
 46
               8'h22: sbox = 8'h93;
               8'h23: sbox = 8'h26;
 47
               8'h24: sbox = 8'h36;
 49
               8'h25: sbox = 8'h3f;
 50
               8'h26: sbox = 8'hf7;
 51
               8'h27: sbox = 8'hcc;
               8'h28: sbox = 8'h34;
 52
 53
               8'h29: sbox = 8'ha5;
 54
               8'h2a: sbox = 8'he5;
               8'h2b: sbox = 8'hf1;
 55
 56
               8'h2c: sbox = 8'h71;
               8'h2d: sbox = 8'hd8;
 57
               8'h2e: sbox = 8'h31;
 58
               8'h2f: sbox = 8'h15;
 59
               8'h30: sbox = 8'h04;
 60
               8'h31: sbox = 8'hc7;
 61
               8'h32: sbox = 8'h23;
8'h33: sbox = 8'hc3;
8'h34: sbox = 8'h18;
 62
 63
 64
               8'h35: sbox = 8'h96;
 65
               8'h36: sbox = 8'h05;
 66
               8'h37: sbox = 8'h9a;
 67
               8'h38: sbox = 8'h07;
8'h39: sbox = 8'h12;
 68
 69
               8'h3a: sbox = 8'h80;
8'h3b: sbox = 8'he2;
 70
71
 72
73
74
75
               8'h3c: sbox = 8'heb;
               8'h3d: sbox = 8'h27;
8'h3e: sbox = 8'hb2;
               8'h3f: sbox = 8'h75;
 76
77
               8'h40: sbox = 8'h09;
               8'h41: sbox = 8'h83;
               8'h42: sbox = 8'h2c;
 78
               8'h43: sbox = 8'h1a;
8'h44: sbox = 8'h1b;
 79
 80
 81
               8'h45: sbox = 8'h6e;
               8'h46: sbox = 8'h5a;
 82
               8'h47: sbox = 8'ha0;
 83
               8'h48: sbox = 8'h52;
 84
 85
               8'h49: sbox = 8'h3b;
               8'h4a: sbox = 8'hd6;
 86
 87
               8'h4b: sbox = 8'hb3;
               8'h4c: sbox = 8'h29;
 89
               8'h4d: sbox = 8'he3;
 90
               8'h4e: sbox = 8'h2f;
 91
               8'h4f: sbox = 8'h84;
               8'h50: sbox = 8'h53;
 92
 93
               8'h51: sbox = 8'hd1;
               8'h52: sbox = 8'h00;
 94
 95
               8'h53: sbox = 8'hed;
 96
               8'h54: sbox = 8'h20;
               8'h55: sbox = 8'hfc;
 97
               8'h56: sbox = 8'hb1;
 98
               8'h57: sbox = 8'h5b;
 99
               8'h58: sbox = 8'h6a;
100
               8'h59: sbox = 8'hcb;
101
               8'h5a: sbox = 8'hbe;
102
103
               8'h5b: sbox = 8'h39;
               8'h5c: sbox = 8'h4a;
104
               8'h5d: sbox = 8'h4c;
105
               8'h5e: sbox = 8'h58;
106
               8'h5f: sbox = 8'hcf;
8'h60: sbox = 8'hd0;
107
108
               8'h61: sbox = 8'hef;
109
               8'h62: sbox = 8'haa;
110
               8'h63: sbox = 8'hfb;
111
               8'h64: sbox = 8'h43;
8'h65: sbox = 8'h4d;
112
113
```

| 114 | 8'h66: sbox | _ | 8'h33; |
|-----|-------------|---|--------|
|     |             | = |        |
| 115 | 8'h67: sbox | = | 8'h85; |
| 116 | 8'h68: sbox | = | 8'h45; |
|     |             | = | 8'hf9  |
| 117 |             | - |        |
| 118 | 8'h6a: sbox | = | 8'h02; |
| 119 | 8'h6b: sbox | = | 8'h7f; |
|     |             |   |        |
| 120 | 8'h6c: sbox | = | 8'h50; |
| 121 | 8'h6d: sbox | = | 8'h3c; |
| 122 |             | = | 8'h9f  |
|     |             |   |        |
| 123 | 8'h6f: sbox | = | 8'ha8; |
| 124 | 8'h70: sbox | = | 8'h51; |
| 125 |             |   | 8'ha3  |
|     |             | = |        |
| 126 | 8'h72: sbox | = | 8'h40; |
| 127 | 8'h73: sbox | = | 8'h8f; |
| 128 |             | = | 8'h92  |
|     |             |   |        |
| 129 | 8'h75: sbox | = | 8'h9d; |
| 130 | 8'h76: sbox | = | 8'h38; |
|     |             |   |        |
| 131 | 8'h77: sbox | = | 8'hf5; |
| 132 | 8'h78: sbox | = | 8'hbc; |
| 133 | 8'h79: sbox | = | 8'hb6; |
|     |             |   |        |
| 134 | 8'h7a: sbox | = | 8'hda; |
| 135 | 8'h7b: sbox | = | 8'h21; |
| 136 | 8'h7c: sbox | - | 8'h10  |
|     |             |   |        |
| 137 | 8'h7d: sbox | = | 8'hff; |
| 138 | 8'h7e: sbox | = | 8'hf3; |
| 139 | 8'h7f: sbox | = | 8'hd2  |
|     |             |   |        |
| 140 | 8'h80: sbox | = | 8'hcd; |
| 141 | 8'h81: sbox | = | 8'h0c; |
| 142 | 8'h82: sbox | = | 8'h13  |
|     |             |   |        |
| 143 | 8'h83: sbox | = | 8'hec; |
| 144 | 8'h84: sbox | = | 8'h5f; |
| 145 | 8'h85: sbox |   | 8'h97  |
|     |             | = |        |
| 146 | 8'h86: sbox | = | 8'h44; |
| 147 | 8'h87: sbox | = | 8'h17; |
| 148 | 8'h88: sbox | = | 8'hc4; |
|     |             |   |        |
| 149 | 8'h89: sbox | = | 8'ha7; |
| 150 | 8'h8a: sbox | = | 8'h7e; |
| 151 | 8'h8b: sbox | = | 8'h3d; |
| 152 | 8'h8c: sbox | - | 8'h64  |
|     |             |   |        |
| 153 | 8'h8d: sbox | = | 8'h5d; |
| 154 | 8'h8e: sbox | = | 8'h19; |
| 155 | 8'h8f: sbox | = | 8'h73; |
|     |             |   | 01100  |
| 156 | 8'h90: sbox | = | 8'h60; |
| 157 | 8'h91: sbox | = | 8'h81; |
| 158 | 8'h92: sbox | = | 8'h4f; |
| 159 |             |   | 8'hdc  |
|     |             | = |        |
| 160 | 8'h94: sbox | = | 8'h22; |
| 161 | 8'h95: sbox | = | 8'h2a; |
| 162 |             | = | 8'h90  |
|     |             |   |        |
| 163 | 8'h97: sbox | = | 8'h88; |
| 164 | 8'h98: sbox | = | 8'h46; |
| 165 |             | = | 8'hee  |
|     |             |   |        |
| 166 | 8'h9a: sbox | = | 8'hb8; |
| 167 | 8'h9b: sbox | = | 8'h14; |
| 168 |             | _ | 8'hde  |
|     |             | = |        |
| 169 | 8'h9d: sbox | = | 8'h5e; |
| 170 | 8'h9e: sbox | = | 8'h0b; |
| 171 |             | - | 8'hdb  |
|     |             | = |        |
| 172 | 8'ha0: sbox | = | 8'he0; |
| 173 | 8'ha1: sbox | = | 8'h32; |
| 174 |             |   | 8'h3a  |
|     |             | = |        |
| 175 | 8'ha3: sbox | = | 8'h0a; |
| 176 | 8'ha4: sbox | = | 8'h49; |
| 177 | 8'ha5: sbox |   | 8'h06  |
|     |             | = |        |
| 178 | 8'ha6: sbox | = | 8'h24; |
| 179 | 8'ha7: sbox | = | 8'h5c; |
| 180 | 8'ha8: sbox | = | 8'hc2  |
|     |             | - | 0 1102 |
| 181 | 8'ha9: sbox | = | 8'hd3; |
| 182 | 8'haa: sbox | = | 8'hac; |
|     |             |   |        |

```
183
               8'hab: sbox = 8'h62;
184
               8'hac: sbox = 8'h91;
185
               8'had: sbox = 8'h95;
186
               8'hae: sbox = 8'he4;
187
               8'haf: sbox = 8'h79;
               8'hb0: sbox = 8'he7;
188
               8'hb1: sbox = 8'hc8;
189
               8'hb2: sbox = 8'h37;
190
               8'hb3: sbox = 8'h6d;
191
192
               8'hb4: sbox = 8'h8d;
               8'hb5: sbox = 8'hd5;
193
194
               8'hb6: sbox = 8'h4e;
195
               8'hb7: sbox = 8'ha9;
               8'hb8: sbox = 8'h6c;
196
197
               8'hb9: sbox = 8'h56;
               8'hba: sbox = 8'hf4;
198
               8'hbb: sbox = 8'hea;
199
               8'hbc: sbox = 8'h65;
8'hbd: sbox = 8'h7a;
200
201
202
               8'hbe: sbox = 8'hae;
               8'hbf: sbox = 8'h08;
203
               8'hc0: sbox = 8'hba;
204
               8'hc1: sbox = 8'h78;
205
               8'hc2: sbox = 8'h25;
206
               8'hc3: sbox = 8'h2e;
207
               8'hc4: sbox = 8'h1c;
8'hc5: sbox = 8'ha6;
208
209
               8'hc6: sbox = 8'hb4;
210
               8'hc7: sbox = 8'hc6;
8'hc8: sbox = 8'he8;
211
212
               8'hc9: sbox = 8'hdd;
213
               8'hca: sbox = 8'h74;
214
215
               8'hcb: sbox = 8'h1f;
               8 \text{'hcc: sbox} = 8 \text{'h4b;}
216
217
               8 \text{'hcd: sbox} = 8 \text{'hbd;}
               8 \text{'hce: sbox} = 8 \text{'h8b;}
218
219
               8 \text{'hcf: sbox} = 8 \text{'h8a;}
               8'hd0: sbox = 8'h70;
220
               8'hd1: sbox = 8'h3e;
221
               8'hd2: sbox = 8'hb5;
222
223
               8'hd3: sbox = 8'h66;
224
               8'hd4: sbox = 8'h48;
225
               8'hd5: sbox = 8'h03;
226
               8'hd6: sbox = 8'hf6;
227
               8'hd7: sbox = 8'h0e;
228
               8'hd8: sbox = 8'h61;
229
               8'hd9: sbox = 8'h35;
               8'hda: sbox = 8'h57;
230
231
               8'hdb: sbox = 8'hb9;
               8'hdc: sbox = 8'h86;
232
233
               8'hdd: sbox = 8'hc1;
234
               8'hde: sbox = 8'h1d;
               8'hdf: sbox = 8'h9e;
235
               8'he0: sbox = 8'he1;
236
               8'he1: sbox = 8'hf8;
237
               8'he2: sbox = 8'h98;
238
               8'he3: sbox = 8'h11;
239
               8'he4: sbox = 8'h69;
240
241
               8'he5: sbox = 8'hd9;
               8'he6: sbox = 8'h8e;
242
               8'he7: sbox = 8'h94;
243
               8'he8: sbox = 8'h9b;
244
               8'he9: sbox = 8'h1e;
8'hea: sbox = 8'h87;
245
246
               8'heb: sbox = 8'he9;
247
               8'hec: sbox = 8'hce;
248
               8'hed: sbox = 8'h55;
249
               8'hee: sbox = 8'h28;
8'hef: sbox = 8'hdf;
250
251
```

```
252
               8'hf0: sbox = 8'h8c;
253
               8'hf1: sbox = 8'ha1;
254
               8'hf2: sbox = 8'h89;
255
               8'hf3: sbox = 8'h0d;
               8'hf4: sbox = 8'hbf;
256
257
               8'hf5: sbox = 8'he6;
               8'hf6: sbox = 8'h42;
258
259
               8'hf7: sbox = 8'h68;
               8'hf8: sbox = 8'h41;
260
261
               8'hf9: sbox = 8'h99;
               8'hfa: sbox = 8'h2d;
262
263
               8'hfb: sbox = 8'h0f;
264
               8'hfc: sbox = 8'hb0;
               8'hfd: sbox = 8'h54;
265
               8'hfe: sbox = 8'hbb;
266
               8'hff: sbox = 8'h16;
267
            endcase // case (b)
268
269
          end
        endfunction // sbox
270
271
        function [127 : 0] subbytes(input [127 : 0] block);
272
273
            subbytes = {sbox(block[127 : 120]), sbox(block[119 : 112]), sbox(block[111 : 104]), sbox(block[103 : 096]),
274
275
                          sbox(block[095 : 088]), sbox(block[087 : 080]), sbox(block[079 : 072]), sbox(block[071 : 064]),
276
277
278
                          sbox(block[063 : 056]), sbox(block[055 : 048]),
                          sbox(block[047 : 040]), sbox(block[039 : 032]), sbox(block[031 : 024]), sbox(block[023 : 016]),
279
280
281
                          sbox(block[015 : 008]), sbox(block[007 : 000]);
282
          end
283
        endfunction
284
285
        function [7 : 0] gm2(input [7 : 0] op);
286
          begin
287
           gm2 = \{op[6 : 0], 1'b0\} ^ (8'h1b & \{8\{op[7]\}\});
288
289
        endfunction
290
291
        function [7 : 0] gm3(input [7 : 0] op);
292
          begin
293
           gm3 = gm2(op) ^ op;
294
295
        endfunction
296
297
        function [31 : 0] mixw(input [31 : 0] w);
          reg [7:0] b0, b1, b2, b3;
reg [7:0] mb0, mb1, mb2, mb3;
298
299
300
          begin
            b0 = w[31 : 24];
301
302
            b1 = w[23 : 16];
303
            b2 = w[15 : 08];
            b3 = w[07 : 00];
304
305
            306
307
308
309
310
            mixw = \{mb0, mb1, mb2, mb3\};
311
312
          end
        endfunction
313
314
        function [127 : 0] mixcolumns(input [127 : 0] data);
reg [31 : 0] w0, w1, w2, w3;
315
316
          reg [31 : 0] ws0, ws1, ws2, ws3;
317
318
          begin
            w0 = data[127 : 096];
319
            w1 = data[095 : 064];
320
```

```
w2 = data[063 : 032];
321
322
              w3 = data[031 : 000];
323
324
              ws0 = mixw(w0);
325
              ws1 = mixw(w1);
326
              ws2 = mixw(w2);
              ws3 = mixw(w3);
327
328
329
              mixcolumns = \{ws0, ws1, ws2, ws3\};
330
            end
331
         endfunction // mixcolumns
332
         function [127 : 0] shiftrows(input [127 : 0] data);
reg [31 : 0] w0, w1, w2, w3;
reg [31 : 0] ws0, ws1, ws2, ws3;
333
334
335
336
            begin
              w0 = data[127 : 096];
337
              w1 = data[095 : 064];
w2 = data[063 : 032];
338
339
340
              w3 = data[031 : 000];
341
              ws0 = {w0[31 : 24], w1[23 : 16], w2[15 : 08], w3[07 : 00]};
ws1 = {w1[31 : 24], w2[23 : 16], w3[15 : 08], w0[07 : 00]};
ws2 = {w2[31 : 24], w3[23 : 16], w0[15 : 08], w1[07 : 00]};
ws3 = {w3[31 : 24], w0[23 : 16], w1[15 : 08], w2[07 : 00]};
342
343
344
345
346
              shiftrows = \{ws0, ws1, ws2, ws3\};
347
348
           end
349
         endfunction
350
351
         function [127:0] addroundkey(input [127:0] data, input [127:0] rkey);
352
              addroundkey = data ^ rkey;
353
354
            end
355
         endfunction
356
357
358
         reg [127 : 0] tmp_out;
359
360
361
         assign out = tmp_out;
362
363
364
         always @(*)
365
           begin : aes_round
              reg [127: 0] subbytes_block, shiftrows_block, mixcolumns_block;
366
367
              subbytes_block = subbytes(in);
shiftrows_block = shiftrows(subbytes_block);
368
369
370
              mixcolumns_block = mixcolumns(shiftrows_block);
371
                                     = addroundkey(mixcolumns_block, round_key);
              tmp_out
372
            end
373
       endmodule
```

#### Sigma Operation

```
timescale 1ns / 1ps
1
2
3
    module sigma(
        input [127:0] in,
4
        input clk,
5
        output [127:0] out
6
        );
7
8
        integer i,j;
reg [127:0] temp = 128'd0;
9
10
11
        function [15 : 0] make16(input [15:0] a, input [15:0] b);
12
```

```
13
14
                  assign make16 = ((a << 8) | b);
15
16
             endfunction
17
18
              function [31 : 0] make32(input [31:0] a, input [31:0] b);
             assign make32 = ((a << 16) | b);
19
20
21
22
             endfunction
23
24
             function [4 : 0] sigma(input [4:0] z);
25
             begin
26
                    case(z)
                          4'd0: sigma = 4'd0;
4'd1: sigma = 4'd4;
4'd2: sigma = 4'd4;
27
28
29
                         4'd2: sigma = 4'd4;

4'd3: sigma = 4'd12;

4'd4: sigma = 4'd5;

4'd5: sigma = 4'd5;

4'd6: sigma = 4'd9;

4'd7: sigma = 4'd13;

4'd8: sigma = 4'd2;

4'd9: sigma = 4'd6;

4'd10: sigma = 4'd10;

4'd11: sigma = 4'd14;

4'd12: sigma = 4'd3;

4'd13: sigma = 4'd3;
30
31
32
33
34
35
36
37
38
39
                          4'd13: sigma = 4'd7;
4'd14: sigma = 4'd11;
4'd15: sigma = 4'd15;
40
41
42
43
                    endcase
             end
44
45
             \verb"endfunction"
46
47
             always @ (posedge clk)
48
                   for (i = 0, j = 0; i < 128; i = i + 8, j = j + 1)
49
50
                         temp[i +: 8] <= in[(sigma(j) >> 2) +: 8];
51
52
53
54
55
             assign out = temp;
       endmodule
```

#### Modulo Addition

```
timescale 1ns / 1ps
 2
     module Modulo_Addition #(parameter two_32=40'd2147483648)(
 3
           input [31:0] a,
input [31:0] b,
 4
 5
           output reg [31:0] sum
 6
7
     );
 8
           integer a1,b1,sum1;
 9
10
           always @ (*)
11
           begin
12
                a1 <= a;
13
                b1 <= b;
                sum1 <= a1 + b1;
14
                sum (= a1 + b1;
if (sum1 < two_32)
    sum <= sum1;
else if (sum1 == two_32)
    sum <= 32'd0;</pre>
15
16
17
18
                else
19
                      sum <= sum1 % two_32;
20
21
          end
     endmodule
```

#### Testbench

```
timescale 1ns / 1ps
 2
 3
     module testbench;
   reg [255:0] s_key;
   reg [127:0] IV;
 4
5
6
7
8
           reg clk;
wire [127:0] keystream;
 9
           {\tt SNOW_V \ tb(.s_key(s_key), .IV(IV), .clk(clk), .keystream(keystream));}
10
           initial
11
12
           begin
                s_key = 256'h0f33b29436c2bd4f92e798f2ed0824f19b15acd9aacf80d8f3f46eea61237fc9;
IV = 128'h122052e9c61e2e7e45208419998a007c;
13
14
15
                 clk=0;
16
                 forever #10 clk = \simclk;
17
           \verb"end"
     endmodule
```

# Simulation of SNOW-V Algorithm



Figure 14: Simulation of SNOW-V Algorithm

## "SNOW-V" - Test values Result of Simulation

## Test values of s\_key IV taken in testbench -

- $\qquad \qquad \textbf{S\_key} = 256\text{'h0f33b29436c2bd4f92e798f2ed0824f19b15acd9aacf80d8f3f4~6eea61237fc9}$
- IV = 128'h122052e9c61e2e7e45208419998a007c
- Clock = 10 MHz (100 ns time period)

### Result -

- From 0 ns to 50 ns, there is no output in on the keystream for security and initialization.
- From 50 ns, keystream starts giving output as: 47928e6b7b91f1845e2c55a151f76c50, 0e6bfb917184de2c55a1d1f76c50 and so on. on.