

# Intel<sup>®</sup> Chipset General Purpose I/O (GPIO) Software Configuration

**Application Note** 

March 2010

Document Number: 322174-002



INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS OTHERWISE AGREED IN WRITING BY INTEL, THE INTEL PRODUCTS ARE NOT DESIGNED NOR INTENDED FOR ANY APPLICATION IN WHICH THE FAILURE OF THE INTEL PRODUCT COULD CREATE A SITUATION WHERE PERSONAL INJURY OR DEATH MAY OCCUR.

Intel may make changes to specifications and product descriptions at any time, without notice.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

The products described in this document may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Any software source code reprinted in this document is furnished under a software license and may only be used or copied in accordance with the terms of that license.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

Copies of documents which have an order number and are referenced in this document, or other Intel literature, may be obtained by calling 1-800-548-4725, or by visiting Intel's Web Site (<a href="http://www.intel.com/">http://www.intel.com/</a>).

BunnyPeople, Celeron, Celeron Inside, Centrino, Centrino Inside, Core Inside, i960, Intel, the Intel logo, Intel AppUp, Intel Atom, Intel Atom Inside, Intel Core, Intel Inside, the Intel Inside logo, Intel NetBurst, Intel NetMerge, Intel NetStructure, Intel SingleDriver, Intel SpeedStep, Intel Sponsors of Tomorrow., the Intel Sponsors of Tomorrow. logo, Intel StrataFlash, Intel Viiv, Intel vPro, Intel XScale, InTru, the InTru logo, InTru soundmark, Itanium, Itanium Inside, MCS, MMX, Moblin, Pentium, Pentium Inside, skoool, the skoool logo, Sound Mark, The Journey Inside, vPro Inside, VTune, Xeon, and Xeon Inside are trademarks of Intel Corporation in the U.S. and other countries.

\*Other names and brands may be claimed as the property of others.

Copyright © 2009, Intel Corporation. All rights reserved.

Document Number: 322174-002

March 2010



# **Contents**

| 1 | Intro                    | duction . |                                       | 5  |  |  |
|---|--------------------------|-----------|---------------------------------------|----|--|--|
|   | 1.1                      | Termin    | ology                                 | 5  |  |  |
|   | 1.2                      |           | nce Documents                         |    |  |  |
| 2 | GPIO Usage               |           |                                       |    |  |  |
|   | 2.1                      | GPIO R    | Registers and Pins                    | 7  |  |  |
|   |                          | 2.1.1     | Input Configuration of GPIO Pin-n     | 7  |  |  |
|   |                          | 2.1.2     | Output Configuration of GPIO Pin-n    |    |  |  |
|   | 2.2                      | FreeBS    | SD* Code Examples                     | 8  |  |  |
|   |                          | 2.2.1     | Find Device and Get GPIO Base Address | 8  |  |  |
|   |                          | 2.2.2     | GPIO_USE_SEL Register                 | 8  |  |  |
|   |                          | 2.2.3     | GP_IO_SEL Register                    | 9  |  |  |
|   |                          | 2.2.4     | GP_LVL Register                       | 9  |  |  |
|   |                          | 2.2.5     | GPO_BLINK Register                    | 10 |  |  |
|   |                          | 2.2.6     | GPI_INV Register                      | 10 |  |  |
|   | 2.3 Linux* Code Examples |           | Code Examples                         | 10 |  |  |
|   |                          | 2.3.1     | Module Init                           | 10 |  |  |
|   |                          | 2.3.2     | Module Exit                           | 11 |  |  |
|   |                          | 2.3.3     | GPIO_USE_SEL Register                 |    |  |  |
|   |                          | 2.3.4     | GP_IO_SEL Register                    |    |  |  |
|   |                          | 2.3.5     | GP_LVL Register                       |    |  |  |
|   |                          | 2.3.6     | GPO_BLINK Register                    |    |  |  |
|   |                          | 2.3.7     | GPI_INV Register                      |    |  |  |
|   | 2.4                      |           | oft Windows* Code Examples            |    |  |  |
|   |                          | 2.4.1     | Find Device and Get GPIO Base Address |    |  |  |
|   |                          | 2.4.2     | GPIO_USE_SEL Register                 |    |  |  |
|   |                          | 2.4.3     | GP_IO_SEL Register                    |    |  |  |
|   |                          | 2.4.4     | GP_LVL Register                       |    |  |  |
|   |                          | 2.4.5     | GPO_BLINK Register                    |    |  |  |
|   |                          | 2.4.6     | GPI_INV Register                      | 16 |  |  |
| 3 | Concl                    | lusion    |                                       | 18 |  |  |



# **Revision History**

| Document<br>Number | Revision<br>Number | Description                                                                    | Revision Date |
|--------------------|--------------------|--------------------------------------------------------------------------------|---------------|
| 322174             | 002                | Title change. Was: General Purpose I/O (GPIO) Use in Software Application Note | March 2010    |
|                    | 001                | Initial release.                                                               | June 2009     |

§



# 1 Introduction

This document pertains to later Intel® Architecture (IA) South Bridge devices, and provides information on General Purpose Input/Output (GPIO) usage in software. The document also covers the registers associated with the GPIO hardware pins and presents code snippets for use in driver development.

For further related information, please see the GPIO sections of the Intel® I/O Controller Hub 9 (ICH9) Family Datasheet, the Intel® EP80579 Integrated Processor Product Line Datasheet, and the Intel® 5 Series Chipset and Intel® 3400 Series Chipset Datasheet.

# 1.1 Terminology

| Term | Description                  |
|------|------------------------------|
| GPE  | General Purpose Event        |
| GPIO | General Purpose Input/Output |
| 1/0  | Input/Output                 |
| IA   | Intel Architecture           |
| ICH  | I/O Control Hub              |
| LPC  | Low Pin Count                |
| РСН  | Platform Control Hub         |

# 1.2 Reference Documents

| Document                                                        | Document<br>No./Link                                                           |
|-----------------------------------------------------------------|--------------------------------------------------------------------------------|
| Intel <sup>®</sup> I/O Controller Hub 9 (ICH9) Family Datasheet | 316972;<br>http://www.intel.com/Ass<br>ets/PDF/datasheet/31697<br>2.pdf        |
| Intel® EP80579 Integrated Processor Product Line Datasheet      | 320066;<br>http://download.intel.com<br>/design/intarch/ep80579/<br>320066.pdf |

Document Number: 322174-002



| Document                                                         | Document<br>No./Link                                                    |
|------------------------------------------------------------------|-------------------------------------------------------------------------|
| Intel® 5 Series Chipset and Intel® 3400 Series Chipset Datasheet | 322169;<br>http://www.intel.com/Ass<br>ets/PDF/datasheet/32216<br>9.pdf |

March 2010 Document Number: 322174-002



# 2 GPIO Usage

## 2.1 GPIO Registers and Pins

In the GPIO registers, each bit corresponds to a pin. The pins are defined in a pin function or summary table. If there are more than 32 GPIO pins, they are spread out over multiple registers. For example, if there are 64 GPIO pins, then there are two sets of GPIO registers. GPIO pins 0 through 31 are controlled by the first set and GPIO pins 32 through 63 are controlled by the second set. To control and use, for example, GPIO pin 26, software manipulates bit 26 in each of the following:

- a use select register
- an input/output select register
- a level register
- an output blink enable register
- · an input signal invert register

## 2.1.1 Input Configuration of GPIO Pin-n

- 1. Set bit-*n* to select GPIO rather than an alternative in the GPIO\_USE\_SEL register.
- 2. Set bit-*n* to select input in the GP\_IO\_SEL register.
- 3. Read the state of the input signal by reading bit-*n* in the GP\_LVL register. (Writes to bit in this register have no effect since it is configured as an input.)
- 4. Disable or enable input inversion by clearing or setting bit-*n* in the GPI\_INV register. (The input is inverted for the General Purpose Event logic only. GP\_LVL is unaffected.)

# 2.1.2 Output Configuration of GPIO Pin-n

- 1. Set bit-*n* to select GPIO rather than an alternative in the GPIO\_USE\_SEL register.
- 2. Clear bit-*n* to select output in the GP\_IO\_SEL register.
- 3. Write to bit-*n* in the GP\_LVL register to drive the output signal. (A one drives the pin high and a zero drives the pin low.)
- 4. Disable or enable output blink by clearing or setting bit-*n* in the GPO\_BLINK register.

Document Number: 322174-002



## 2.2 FreeBSD\* Code Examples

#### 2.2.1 Find Device and Get GPIO Base Address

Find the LPC interface.

```
/* vendor and device IDs of LPC device */
#define LPC_VENDOR_ID 0x8086
#define LPC_DEVICE_ID 0x5031

/* offset into low pin count (LPC) config space of the GPIO base
address */
#define GPIO_BAR_OFFSET 0x48
#define DWORD 4

/* get the device struct for the LPC(low pin count) device */
g drvr data.pdev = pci find device(LPC VENDOR ID, LPC DEVICE ID);
```

Get the base address for accessing the GPIO registers. Use this base plus the register offsets to access the GPIO registers.

# 2.2.2 GPIO\_USE\_SEL Register

Select GPIO or alternative.

March 2010 Document Number: 322174-002



```
/* set bit to use pin for gpio */
bitstr |= (1 << pin_num);
}

/* write the modified string back to the gpio register */
outl(g_drvr_data.mem_base + GPIO_USE_SEL, bitstr);</pre>
```

#### 2.2.3 GP\_IO\_SEL Register

Select input or output.

```
/* get the register contents */
bitstr = inl(g_drvr_data.mem_base + GP_IO_SEL);

if ( cmd == IOCTL_SET_AS_OUTPUT )
{
    /* clear bit to use pin as output */
    bitstr &= ~(1 << pin_num);
}
else
{
    /* set bit to use pin as input */
    bitstr |= (1 << pin_num);
}
/* write the modified string back to the gpio register */
outl(g_drvr_data.mem_base + GP_IO_SEL, bitstr);</pre>
```

## 2.2.4 GP\_LVL Register

Set the output level.

```
/* get the register contents */
bitstr = inl(g_drvr_data.mem_base + GP_LVL);

if ( cmd == IOCTL_SET_LOW )
{
    /* write a 0 to output pin */
    bitstr &= ~(1 << pin_num);
}
else
{
    /* write a 1 to output pin */
    bitstr |= (1 << pin_num);
}
/* write the modified string back to the gpio register */
outl(g drvr data.mem base + GP_LVL, bitstr);</pre>
```



#### 2.2.5 GPO\_BLINK Register

Enable or disable output blink.

```
/* get the register contents */
bitstr = inl(g_drvr_data.mem_base + GPO_BLINK);

if ( cmd == IOCTL_STOP_BLINK )
{
    /* set pin to non-blink mode */
    bitstr &= ~(1 << pin_num);
}
else
{
    /* set pin to blink mode */
    bitstr |= (1 << pin_num);
}
/* write the modified string back to the gpio register */
outl(g_drvr_data.mem_base + GPO_BLINK, bitstr);</pre>
```

#### 2.2.6 GPI\_INV Register

Enable or disable input inversion.

```
/* get the register contents */
bitstr = inl(g_drvr_data.mem_base + GPI_INV);

if ( cmd == IOCTL_NONINVERTED_INPUT )
{
    /* set pin to noninverted mode */
    bitstr &= ~(1 << pin_num);
}
else
{
    /* set pin to inverted mode */
    bitstr |= (1 << pin_num);
}
/* write the modified string back to the gpio register */
outl(g_drvr_data.mem_base + GPI_INV, bitstr);</pre>
```

# 2.3 Linux\* Code Examples

#### 2.3.1 Module Init

The init function should include something like the following:

```
/* vendor and device IDs of LPC device */
#define LPC_VENDOR_ID 0x8086
#define LPC_DEVICE_ID 0x5031
```

Document Number: 322174-002

March 2010



```
/* offset into low pin count (LPC) config space of the GPIO base
address */
#define GPIO BAR OFFSET 0x48
/* GPIO register memory size in bytes */
#define GPIO MEM SIZE 64
#define DRIVERNAME "gpio ref"
typedef struct drvr data
   gpio regs t regs;
   dev t devnum;
   struct cdev cdev;
   void *mem virt;
   unsigned int mem_base;
   unsigned int mem resrvd;
} drvr data t;
dev t devno;
struct pci dev *pdev = NULL;
/* request and reserve a device number */
ret = alloc chrdev region(&g drvr data.devnum, 0, 1, DRIVERNAME);
/* init cdev struct for adding device to kernel */
cdev init(&g drvr data.cdev, &file ops);
g drvr data.cdev.owner = THIS MODULE;
g drvr data.cdev.ops = &file ops;
devno = MKDEV(MAJOR(g drvr data.devnum), 0);
/* Get dev struct for the LPC device. The GPIO BAR is located in
the LPC device config space */
pdev = pci get device(LPC VENDOR ID, LPC DEVICE ID, NULL);
/* Get base address from the LPC configuration space. */
pci read config dword(pdev, GPIO BAR OFFSET,
                        &(g drvr data.mem base));
/* Clear all but address bits */
g drvr data.mem base &= 0x0000ff80;
/* release reference to device */
pci dev put(pdev);
/* obtain exclusive access to GPIO memory space */
request region(g drvr data.mem base, GPIO MEM SIZE, DRIVERNAME);
```

#### 2.3.2 Module Exit

The exit function should include something like the following:

```
/* remove cdev struct from system */
```



```
cdev_del(&g_drvr_data.cdev);

/* unregister driver module */
unregister_chrdev_region(g_drvr_data.devnum, 1);

/* release the reserved IO memory space */
if ( g_drvr_data.mem_resrvd )
{
    release_region(g_drvr_data.mem_base, GPIO_MEM_SIZE);
}
```

#### 2.3.3 GPIO\_USE\_SEL Register

Select GPIO or alternative.

```
/* offsets for first set of gpio registers */
#define GPIO USE SEL 0x00
#define GP_IO_SEL
#define GP_LVL
#define GPO_BLINK
                         0 \times 0.4
                         0x0c
                        0x18
#define GPI INV
                        0x2c
/* read the register first */
ULONG bitstr, pin num;
/* get the register contents */
bitstr = inl(g_drvr data.mem base + GPIO USE SEL);
if ( cmd == IOCTL SET TO ALTERNATIVE )
    /* clear bit to use pin for alternative function */
    clear bit(pin num, (void*)&bitstr);
}
else
    /* set bit to use pin for gpio */
    set bit(pin num, (void*)&bitstr);
}
/* write the modified string back to the gpio register */
outl(bitstr, g drvr data.mem base + GPIO USE SEL);
```

# 2.3.4 GP\_IO\_SEL Register

Select input or output.

```
/* get the register contents */
bitstr = inl(g_drvr_data.mem_base + GP_IO_SEL);
if ( cmd == IOCTL_SET_AS_OUTPUT )
{
    /* clear bit to use pin as output */
    clear bit(pin num, (void*)&bitstr);
```

March 2010 Document Number: 322174-002



```
else
{
    /* set bit to use pin as input */
    set_bit(pin_num, (void*)&bitstr);
}

/* write the modified string back to the gpio register */
outl(bitstr, g_drvr_data.mem_base + GP_IO_SEL);
```

#### 2.3.5 GP\_LVL Register

Set the output level.

```
/* get the register contents */
bitstr = inl(g_drvr_data.mem_base + GP_LVL);

if ( cmd == IOCTL_SET_LOW )
{
    /* write a 0 to output pin */
    clear_bit(pin_num, (void*)&bitstr);
}
else
{
    /* write a 1 to output pin */
    set_bit(pin_num, (void*)&bitstr);
}
/* write the modified string back to the gpio register */
outl(bitstr, g_drvr_data.mem_base + GP_LVL);
```

# 2.3.6 GPO\_BLINK Register

Enable or disable output blink.

```
/* get the register contents */
bitstr = inl(g_drvr_data.mem_base + GPO_BLINK);

if ( cmd == IOCTL_STOP_BLINK )
{
    /* set pin to non-blink mode */
    clear_bit(pin_num, (void*)&bitstr);
}
else
{
    /* set pin to blink mode */
    set_bit(pin_num, (void*)&bitstr);
}
/* write the modified string back to the gpio register */
outl(bitstr, g drvr data.mem base + GPO_BLINK);
```



#### 2.3.7 GPI\_INV Register

Enable or disable input inversion.

```
/* get the register contents */
bitstr = inl(g_drvr_data.mem_base + GPI_INV);

if ( cmd == IOCTL_NONINVERTED_INPUT )
{
    /* set pin to noninverted mode */
    clear_bit(pin_num, (void*)&bitstr);
}
else
{
    /* set pin to inverted mode */
    set_bit(pin_num, (void*)&bitstr);
}
/* write the modified string back to the gpio register */
outl(bitstr, g_drvr_data.mem_base + GPI_INV);
```

## 2.4 Microsoft Windows\* Code Examples

#### 2.4.1 Find Device and Get GPIO Base Address

Find the LPC interface and get the GPIO base address. Use this base address plus the register offsets to access the GPIO registers. (HalGetBusDataByOffset() is an older function, but it is used here for instructional purposes and clarity.)

```
/* Location of the LPC device on the PCI bus */
#define LPC_BUS_NUM 0
#define LPC_DEVICE_NUM 31
#define LPC_FUNCTION_NUM 0
/* offset into low pin count (LPC) config space of the GPIO base
address */
#define GPIO BAR OFFSET 0x48
#define DWORD
ULONG
                    result, gpio base;
PCI SLOT NUMBER
                    slotNum;
/* Make sure that this system has the right LPC controller */
slotNum.u.bits.Reserved
                                = 0;
slotNum.u.bits.DeviceNumber = LPC DEVICE NUM;
slotNum.u.bits.FunctionNumber = LPC FUNCTION NUM;
result = HalGetBusDataByOffset( PCIConfiguration, LPC BUS NUM,
                                   slotNum.u.AsULONG, gpio base,
                                  GPIO BAR OFFSET, DWORD );
/* Clear all but address bits */
```

Document Number: 322174-002

March 2010



gpio base &= 0x0000ff80;

#### 2.4.2 GPIO\_USE\_SEL Register

Select GPIO or alternative.

```
/* offsets for first set of gpio registers */
#define GPIO USE SEL 0x00
#define GP IO SEL
#define GP LVL
                       0x0c
#define GPO BLINK
                       0x18
#define GPI INV
                       0x2c
/* read the register first */
        val, pin num;
ULONG
val = READ PORT ULONG((PULONG) gpio base + GPIO USE SEL);
if( IoControlCode == IOCTL SET TO ALTERNATIVE )
    /* clear bit to use pin for alternative function */
   val &= ~(1 << pin num);</pre>
}
else
   /* set bit to use pin for gpio */
   val |= (1 << pin num);</pre>
}
/* write the data back with modified bit */
WRITE_PORT_ULONG((PULONG) gpio_base + GPIO_USE_SEL, val);
```

#### 2.4.3 GP\_IO\_SEL Register

Select input or output.

```
/* read the register first */
val = READ_PORT_ULONG((PULONG) gpio_base + GP_IO_SEL);
if( IoControlCode == IOCTL_SET_AS_OUTPUT )
{
    /* clear bit to use pin as output */
    val &= ~(1 << pin_num);
}
else
{
    /* set bit to use pin as input */
    val |= (1 << pin_num);
}
/* write the data back with modified bit */
WRITE PORT ULONG((PULONG) gpio base + GP IO SEL, val);</pre>
```



#### 2.4.4 GP\_LVL Register

Set the output level.

```
/* read the register first */
val = READ_PORT_ULONG((PULONG) gpio_base + GP_LVL);
if( IoControlCode == IOCTL_SET_LOW )
{
    /* write a 0 to pin */
    val &= ~(1 << pin_num);
}
else
{
    /* write a 1 to pin */
    val |= (1 << pin_num);
}
/* write the data back with modified bit */
WRITE_PORT_ULONG((PULONG) gpio_base + GP_LVL, val);</pre>
```

### 2.4.5 GPO\_BLINK Register

Enable or disable output blink.

```
/* read the register first */
val = READ_PORT_ULONG((PULONG) gpio_base + GPO_BLINK);
if( IoControlCode == IOCTL_STOP_BLINK )
{
    /* set pin to non-blink mode */
    val &= ~(1 << pin_num);
}
else
{
    /* set pin to blink mode */
    val |= (1 << pin_num);
}
/* write the data back with modified bit */
WRITE_PORT_ULONG((PULONG) gpio_base + GPO_BLINK, val);</pre>
```

# 2.4.6 GPI\_INV Register

Enable or disable input inversion.

```
/* read the register first */
val = READ_PORT_ULONG((PULONG) gpio_base + GPI_INV);
if( IoControlCode == IOCTL_NONINVERTED_INPUT )
{
    /* set pin to noninverted mode */
```

March 2010 Document Number: 322174-002



```
val &= ~(1 << pin_num);
}
else
{
    /* set pin to inverted mode */
    val |= (1 << pin_num);
}

/* write the data back with modified bit */
WRITE_PORT_ULONG((PULONG) gpio_base + GPI_INV, val);</pre>
```



# 3 Conclusion

Not all GPIO pins are the same. Pins can be defined as input or output, input only, output only, capable of generating an interrupt or not, etc. For the specifics of each GPIO pin, please refer to the GPIO section of the datasheet or external design specification for the particular device.