

**ARM Linux Booting Process** 







## **ARM Linux Booting Process**

We will look at Linux boot process on ARM based SOC we will take AT91RM9200 system-on-chip, built around the ARM920T ARM Thumb processor.

You can have a look at AT91RM9200 data sheet (specification). You can download the data sheet with the following link. (Download)

- 1) T91RM9200 data sheet (specification) --->( Download )
- 2) ARM Architecture Reference Manual -->(Download)

## **Linux boot sequence**

Boot Rom Bootloader Kernel Root FS

#### **Boot loader**

- a) First Stage Boot Loaders
- b) Second stage Bootloaders.

#### **Linux Kernel Boot Sequence**

- 1) Architecture Dependent boot process
- 2) Architecture Independent Boot Process.

# **Bootloader**

The boot loader is a small application that installs the operating system or application

Onto a hardware target. The boot loader only exists up to the point that the operating

System or application is executing, and it is commonly incorporated into the firmware.

## What Happens Immediately After Reset on the Target Board?

When the processor has been reset, it will commence execution at the location of the reset vector within the exception vector table (at either address 0 or 0xFFFF0000). The reset handler code will need to do some, or all of the following:

- In a multi-processor system, put non-primary processors to sleep
- Initialize exception vectors
- Initialize the memory system, including the MMU
- Initialize processor mode stacks and registers
- Initialize variables required by C
- Initialize any critical I/O devices
- Perform any necessary initialization of NEON/VFP



- Enable interrupts
- Change processor mode and/or state
- Handle any set-up required for the Secure world
- Call the main() application.

Boot-loaders are highly processor specific and board specific. Boot-loader will be executed when power is applied to a processor board. Basically it will have some minimal features to load the image and boot it up.

#### **Joint Test Action Group (JTAG)**

This interface may be used to write the boot loader program into boo-table non-volatile

Memory (e.g. flash) Flash Can be either (Nor/Nand Flash).

After system reset, the micro-controller begins to execute code programmed into its non-volatile memory, just like usual processors are using ROM's for booting. In many cases such

Interfaces are implemented by hardwired logic. In other cases such interfaces could be created by software running in integrated on-chip boot ROM from GPIO pins.

We will look at U-boot boot-loader. U-boot is the widely used boot-loader in embedded systems. I will explain code from the u-boot-2010.03 source. You can download U-boot

From the following site.

http://www.denx.de/wiki/U-Boot

### **U-boot Source Download**

**Command :-** # git clone git://git.denx.de/u-boot.git

# **Download Cross Compile tool from website:-**

http://www.codesourcery.com/sgpp/lite/arm/portal/package1787/public/arm-none-linux-gnueabi/arm-2007q3-51-arm-none-linux-gnueabi-i686-pc-linux-gnu.tar.bz2

## **Boot Loader Build Procedure:-**

export PATH=/home/alex/toolchain/linux-x86/toolchain/arm-eabi-4.4.3/bin:\$PATH
sudo make CROSS\_COMPILE=arm-none-linux-gnueabi- omap3devkit8000\_config
export PATH=/home/aleem/toolchain/linux-x86/toolchain/arm-eabi-4.4.3/bin:\$PATH
ARCH=arm CROSS\_COMPILE=arm-none-linux-gnueabimake CROSS\_COMPILE=arm-none-linux-gnueabi- mrproper
sudo make CROSS\_COMPILE=arm-none-linux-gnueabi- omap3devkit8000\_config



## < After Build Procedure Explain Linker script u-Boot.lds>

 $/home/aleem/Devkit-8000/u-boot-1.3.3/board/omap3devkit8000/u-boot.lds \\ cpu/omap3/start.S$ 



U-boot will be copied to flash disk or internal RAM( if it is less size) and will be

downloaded to RAM and will be executed when the board power is applied to the board. For this board(at91rm9200) the code is always downloaded from device address

 $0x0000\_0000$  to the address  $0x0000\_0000$  of the SRAM after remap. That's why we have given the start address of the .text section as  $0\times00000000$ . If you want to load the code

anywhere in the RAM and want to execute U-boot you need to build you code as position independent code(PIC). Then the instructions addresses will be offset into to PC (cpu

register) value. So the downloaded code must be position-independent or linked at address 0x0000\_0000.

#### **U-Boot Execution**

As specified in the linker script U-boot starting function (entry point) will be \_start():

File: - cpu/arm920t/start.S

cpu/arm920t/start.S. --> \_start()

```
.globl
        start
start:
                 reset
        1dr
                 pc, hang
        1dr
                 pc, hang
                       hang
        1dr
                 pc,
        1dr
                       hang
        1dr
                       hang
        _{
m ldr}
                 pc,
                       hang
        1dr
                 pc,
                       hang
```

First instruction executed by \_start() is a call to \_start: "cpu/arm920t/start.S".

Which will have a jump instruction to reset.



```
* the actual reset code
 */
reset:
         * set the cpu to SVC32 mode
         */
                                    /* Load cpsr register into r0 */
                r0,cpsr
                                    /* Clear first 5 bits of cpsr(encode processor mode). */
                r0,r0,#
        bic
                                    /* supervisor mode (10011) + disable all interupts (110) */
                r0,r0,#
        orr
                                    /* write r0 to cpsr */
                cpsr,r0
        msr
```

This code will perform the following task

- 1) Set the cpu in supervisor mode. The current operating processor status is in the Current Program Status Register (CPSR). The CPSR holds:
  - Four ALU flags (Negative, Zero, Carry, and Overflow),
  - Two interrupt disable bits (one for each type of interrupt (FIQ and IRQ),
  - One bit to indicate ARM or Thumb execution
  - Five bits to encode the current processor mode

Check ARM processor data sheet for more details on the CPSR register.

Try to relocate the U-boot code to RAM if we are running from flash.

```
#ifndef CONFIG SKIP RELOCATE UBOOT
relocate:
                                            /* relocate U-Boot to RAM
                                                                                    */
        adr
                 r0, _start
                                            /* r0 <- current position of code</pre>
                 r1, _TEXT_BASE
r0, r1
                                               test if we run from flash or RAM */
        1dr
                                            /* don't reloc during debug
        cmp
                 stack setup
        beq
                 r2, _armboot_start
r3, _bss_start
r2, r3, r2
        ldr
        ldr
                                            /* r2 <- size of armboot
        sub
        add
                                            /* r2 <- source end address
copy loop:
        ldmia
                 r0!, {r3-r10}
                                            /* copy from source address [r0]
                                            /* copy to target address [r1]
        stmia
                 r1!, {r3-r10}
                                            /* until source end addreee [r2]
                 r0, r2
        ble
                 copy loop
#endif
        /* CONFIG SKIP RELOCATE UBOOT */
```

➤ Setup the stack now. U-boot code has been relocated to \_TEXT\_BASE



(Defined in board/kb9202/configs.mk). Stack will be setup below this address.

```
*/
          /* Set up the stack
stack setup:
                    r0, TEXT BASE /* upper 128 KiB: relocated uboot r0, r0, #CFG_MALLOC_LEN /* malloc area r0, r0, #CFG_GBL_DATA_SIZE /* bdinfo
                                                                                                     */
          1dr
                                                                                                     */
          sub
#ifdef CONFIG USE IRQ
          sub
                    r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE FIQ)
#endif
                    sp, r0, #12
                                                    /* leave 3 words for abort-stack
                                                                                                     */
          sub
clear bss:
                    r0, _bss_start
r1, _bss_end
r2, #0x00000000
                                                    /* find start of bss segment
/* stop here
/* clear
          1dr
                                                     /* clear loop...
                                                                                                     */
                    r0, r0, #4
r0, r1
          add
          cmp
                    clbss_1
          ble
                    pc, _start_armboot
start armboot:
          .word start armboot
```



Call start\_armboot(), a C function.

start\_armboot() function is defined in lib\_arm/board.c which is common function for all arm based boards. The following are the tasks performed by start\_armboot().
Void start\_armboot(void).

#### Void start armboot(void)

1) Allocate memory for a global data structure *gd\_t*. This is defined in *include/asm-arm/global\_data.h*.

When we setup the stack we left some space for *gd\_t* data structure ( *CONFIG\_SYS\_GBL\_DATA\_SIZE*) below the *\_TEXT\_BASE* where U-boot has been relocated.

```
void start_armboot (void)
{
        init_fnc_t **init_fnc_ptr;
        char *s;
#ifndef CFG_NO_FLASH
        ulong size;
#endif
#if defined(CONFIG_VFD) || defined(CONFIG_LCD)
        unsigned long addr;
#endif

/* Pointer is writable since we allocated a register for it */
        gd = (gd_t*)(_armboot_start - CFG_MALLOC_LEN - sizeof(gd_t));
        /* compiler optimization barrier needed for GCC >= 3.4 */
        _asm___volatile__("": : "memory");
```

2) Some information like architecture number (unique board id), boot params that have to be passed to kernel image and baud rate etc are stored in a data structure called **bd\_t** whose pointer is stored in **gd\_t**. Allocate memory for this **bd\_t** after the **gd\_t**.

```
gd->bd = (bd_t*)((char*)gd - sizeof(bd_t));
memset (gd->bd, 0, sizeof (bd_t));
```

3) Call a set of functions which initialize all subsystems.

```
for (init_fnc_ptr = init_sequence; *init_fnc_ptr; ++init_fnc_ptr) {
    if ((*init_fnc_ptr)() != 0) {
        hang ();
    }
}
```

init\_sequence is an array of function pointers defined in *lib\_arm/board.c.* The above loop takes each function pointer and calls it.

The following are some of important functions called.

### 4) board\_init():

This is board specific function and should definitely be defined by each board. This function should some board specific initialization if there are any. When you are porting u-boot to a new board you must define this function. For **omap2420h4.c** board this function is defined < "board/omap2420h4/omap2420h4.c">. This function just sets its board number and tells where the boot params for Linux are stored.



#### 5) timer\_init():

This is a cpu specific function and each cpu code must define it. It should basically initialize the timer services in the cpu. *timer\_init()* for *arm926ejs/cpu* defined in "cpu/arm926ejs/omap/timer.c"

```
int timer_init (void)
{
    int32_t val;

    /* Start the decrementer ticking down from 0xffffffff */
    *((int32_t *) (CFG_TIMERBASE + LOAD_TIM)) = TIMER_LOAD_VAL;
    val = MPUTIM_ST | MPUTIM_AR | MPUTIM_CLOCK_ENABLE | (CFG_PVT << MPUTIM_PTV_BIT);
    *((int32_t *) (CFG_TIMERBASE + CNTL_TIMER)) = val;

    /* init the timestamp and lastdec value */
    reset_timer_masked();

    return 0;
}</pre>
```

### init\_baudrate():

This architecture specific function defines the default baud rate for the serial port communication. For ARM this function is defined in "*lib\_arm/board.c*".

If the 'baudrate' environmentvarable is set baud rate is taken from that, otherwise, taken from the CONFIG\_BAUDRATE macro defined in board specific header file ''include/configs/omap2420h4.h''.

```
#define CONFIG_BAUDRATE 115200
```

serial init(): "common/serial.c"

This is a common function called to setup the serial port. This function internally calls cpu or board specific *serial init()* function



int serial\_init (void)
{
 if (!(gd->flags & GD\_FLG\_RELOC) || !serial\_current) {
 struct serial\_device \*dev = default\_serial\_console ();

 return dev->init ();
 }

 return serial\_current->init ();
}

As of now we did not relocate the u-boot code to ram and is running from flash. GD\_FLG\_RELOC will be set when the u-boot is relocated to RAM. serial\_current will point to an object of type *struct serial\_device* of current serial device that we are using. As we have not yet initialized any serial device serial\_current will be NULL. Default \_*serial\_console()* is a function which points to \_\_*default\_serial\_console()* defined in *common/serial.c*.



## 6) Initialize NAND if configured.

nand\_init() function is defined in drivers/nand/nand.c

```
static void nand_init_chip(struct mtd_info *mtd, struct nand_chip *nand,
                            ulong base addr)
       mtd->priv = nand;
        nand->IO ADDR R = nand->IO ADDR_W = (void __iomem *)base_addr;
       board_nand_init(nand);
        if (nand scan(mtd, 1) == 0) {
                if (!mtd->name)
                        mtd->name = (char *)default nand name;
        } else
                mtd->name = NULL;
void nand init(void)
        unsigned int size = 0;
for (i = 0; i < CFG_MAX_NAND_DEVICE; i++) {</pre>
                nand init chip(&nand info[i], &nand chip[i], base address[i]);
                size += nand info[i].size;
                if (nand curr device == -1)
                        nand_curr_device = i;
        printf("%lu MiB\n", size / (1024 * 1024));
        board_nand_select_device(nand_info[nand_curr_device].priv, nand_curr_device);
```

#### 7) Initialize if dataflash is configured

#ifdef CONFIG\_HAS\_DATAFLASH



```
nt AT91F DataflashInit (void)
        int dfcode;
       AT91F SpiInit ();
       for (i = 0; i < CFG MAX DATAFLASH BANKS; i++) {</pre>
                dataflash_info[i].Desc.state = IDLE;
                 dataflash_info[i].id =
                 dataflash info[i].Device.pages number = 0;
                dfcode = AT91F_DataflashProbe (cs[i][1], &dataflash_info[i].Desc);
                 switch (dfcode) {
                 case AT45DB161:
                          dataflash_info[i].Device.pages_number = 4
                          dataflash info[i].Device.pages_size =
                          dataflash_info[i].Device.page_offset =
dataflash_info[i].Device.byte_mask = 0;
                          dataflash info[i].Device.cs = cs[i][1];
                          dataflash_info[i].Desc.DataFlash_state = IDLE;
                          dataflash info[i].logical address = cs[i][0];
                          dataflash info[i].id = dfcode;
                          break;
              area list[NB DATAFLASH AREA -1].end =
                                (dataflash info[i].Device.pages_number *
                                dataflash info[i].Device.pages size)-1;
              /* set the area addresses */
for(j = 0; j<NB_DATAFLASH_AREA; j++) {</pre>
                       dataflash info[i].Device.area list[j].start = area list[j].start + dataflash info[i].logical address;
                       dataflash_info[i].Device.area_list[j].end = area_list[j].end + dataflash_info[i].logical_address;
dataflash_info[i].Device.area_list[j].protected = area_list[j].protected;
     return (1);
```

- 8) Get all input and output devices list. stdio\_init(); /\* get the devices list \*/
  stdio\_init() is defined in common/stdio.c.
- 9) Call *console\_init\_r* () to setup the console info like where the input(stdin) should be taken and where the output(stdout) to be returned. *console\_init\_r* (); /\* fully init console as a device \*/

# 10 ) Enable the interrupts "enable\_interrupts () "

For arm boards is defined in *lib\_arm/interrupts.c*. Writing 0×80 into cpsr register will enable the interrupts. *enable\_interrupts()* is the following assembly code. *cpu/arm926ejs/interrupts.c>* 



11) Get the 'loadaddr' environment variable defined in u-boot through seteny. Kernel image is loaded at the load address.

**12**) All initialization has been done, now enter a main loop where we accept commands from the user and execute them.

```
/* main_loop() can return to retry autoboot, if so just run it again. */
for (;;) {
          main_loop ();
}

/* NOTREACHED - no way out of command loop except booting */
}
```

main\_loop() function is defined in "common/main.c". This function is common for all boards When the U-boot is booting up it will take a default command that is given in the U-boot environment variable bootcmd and executes that command. If this variable is not defined U-boot will provide U-boot prompt where user can enter the commands. U-boot can be made to go to its boot prompt even if the bootcmd is defined by giving some bootdelay. U-boot waits until the bootdelay expires or user presses any key. If user does not press any key U-boot will execute the default command defined in bootcmd else U-boot goes to its prompt.

```
void main loop (void)
#ifdef CONFIG BOOTCOUNT LIMIT
    if (bootlimit & (bootcount > bootlimit)) {
               printf ("Warning: Bootlinit);
(unsigned)bootlimit);
                s = getenv ("altbootcmd");
if (bootdelay >= 0 && s && !abortboot (bootdelay)) {
for (;;) {
#ifdef CONFIG BOOT RETRY TIME
                 if(rc >= 0) {
                         reset cmd timeout();
                 len = readline (CFG PROMPT);
                  if (len == -1)
                          puts ("<INTERRUPT>\n");
                  else
                          rc = run command (lastcommand, flag);
                  if (rc <= 0) {
                          lastcommand[0] = 0;
```



If U-boot is interrupted by user by pressing a key U-boot enters into an infinite while loop and accepts user commands and executes them.

CONFIG\_BOOTDELAY is the number of seconds the u-boot should wait for user interrupt before it takes its default action. CONFIG\_BOOTDELAY is defined in the board specific file header file, in this case in "include/configs/omap2420h4.h".

As we have explained each U-boot command is an object of type struct cmd\_tbl\_s. The command name and function to be executed will be stored in this structure. All Commands structures are kept in memory at particular memroy, \_\_u\_boot\_cmd\_start and \_\_u\_boot\_cmd\_end contain start and end address of this memory section called command table.

run\_command() function takes the command name and finds the data structure belonging to this command in the command table and calls the corresponding command function. Let's assume that bootcmd is not configured and U-boot provided the prompt to enter commands. And also assume that the linux image is loaded into the ram in a perticular address using tftpboot command or using some ymodem command and bootm command is given at the U-boot prompt.

#### kb-9202# bootm 0×00280000

The function do\_bootm() that is responsible for *executing bootm command*. *Bootm* loads kernel image. The function do\_bootm() that is responsible for *executing bootm command*. *bootm*loads kernel image.

#### kernel image (zImage) decompression

- arch/arm/boot/compressed/head.S
- First code executed, jumped to by the bootloader, at label "start"
- Save contents of registers r1 and r2 in r7 and r8 to save off architecture ID and atags pointer passed in by bootloader.

File :- "arch/arm/boot/compressed/head.S"

```
start:
                         start, #function
   ARM (
   ARM (
 THUMB (
                 adr
 THUMB (
                                                   @ Magic numbers to help the loader
                 .word
                         start
                                                     absolute load/run zImage address
                          edata
                                                     zImage end address
 THUMB (
                                                   @ save architecture ID
                                                   @ save atags pointer
                 mov
```

- execute arch-specific code
  - arch/arm/boot/compressed/head-xscale.S or other arch-specific code file
  - added to build in "arch/arm/boot/compressed/Makefile".
  - linked into *head.S* by linker section declaration: .section "start"
  - flush cache, turn off cache and MMU



\_\_\_\_\_\_

```
XScale start:
                @ Preserve r8/r7 i.e. kernel entry values
                @ Data cache might be active.
                @ Be sure to flush kernel binary out of the cache,
                @ whatever state it is, before it is turned off.
                @ This is done by fetching through currently executed
                @ memory to be sure we hit the same cache.
                          r2, pc, #0x
r3, r2, #0x
r0, [r2], #
r2, r3
                bic
                add
                                                      @ 64 kb is quite enough...
                 ldr
                 teq
                bne
                          p15, 0, r0, c7, c10, 4 @ drain WB p15, 0, r0, c7, c7, 0 @ flush I &
                                                      @ flush I & D caches
                mcr
                @ disabling MMU and caches
                          p15, 0, r0, c1, c0, 0
r0, r0, #0x05
r0 r0 #0x1000
                                                      @ read control reg
                                                      @ clear DC, MMU
                bic
                                                       @ clear Icache
                bic
                          r0, r0, #0
                          p15, 0, r0, c1, c0,
                mcr
```

- load registers with stored parameters
  - $\triangleright$  sp = stack pointer for decompression code
  - ightharpoonupr4 = zreladdr = kernel entry point physical address.

Check if running at link address, and fix up global offset table if not

```
#ifdef CONFIG AUTO ZRELADDR
                @ determine final kernel image address
                       r4, pc
                and
                        r4, r4, #TEXT OFFSET
                add
#else
                1dr
                        r4, =zreladdr
#endif
                _{\rm bl}
                        cache on
                adr
restart:
                ldmia
                        sp, [r0, #28]
                1dr
```

- zero decompression bss
- call *cache\_on* to turn on cache
- defined at arch/arm/boot/compressed/head.S
- call *call\_cache\_fn* to turn on cache as appropriate for processor variant.

Defined at File: - "arch/arm/boot/compressed/head.S"



- ➤ Walk through proc\_types list until find corresponding processor
- > call cache-on function in list item corresponding to processor
- For ARMv5tej core, *cache\_on* function is *\_\_armv4\_mmu\_cache\_on*.

```
Table for cache operations. This is basically:
    - 'cache on' method instruction
    - 'cache flush' method instruction
 * We match an entry using: ((real id ^ match) & mask) == 0
 * Writethrough caches generally only need 'on' and 'off'
 * methods. Writeback caches _must_ have the flush method
 * defined.
                .align
                        proc types,#object
                .type
proc_types:
                .word
                                                @ ARM6/610
                        __arm6_mmu_cache_off
               W(b)
                                                @ works, but slow
                W(b)
                         arm6 mmu cache off
                        pc, lr
THUMB (
               nop
                        __arm6_mmu_cache_on
                                                        @ untested
                          arm6 mmu cache off
                        armv3 mmu cache flush
#if !defined(CONFIG CPU V7)
               /* This collides with some V7 IDs, preventing correct detection */
                .word
                                                @ old ARM ID
                .word
               mov
THUMB (
                mov
THUMB (
                        pc, lr
THUMB (
#endif
```

- > Call setup\_mmu to set up initial page tables since MMU must be on for cache to be on
- > turn on cache and MMU



```
#ifdef CONFIG MMU

bl __setup mmu

mov r0, #0

mcr p15, 0, r0, c7, c10, 4 @ drain write buffer

mcr p15, 0, r0, c8, c7, 0 @ flush I,D TLBs

mrc p15, 0, r0, c1, c0, 0 @ read control reg

orr r0, r0, #0x5000 @ I-cache enable, RR cache replacement

orr r0, r0, #0x0030
```

- Check to make sure won't overwrite image during decompression; assume not for this trace
- Call decompress\_kernel to decompress kernel to RAM.

```
* Set up some pointers, and start decompressing.
342 * r4 = kernel execution address
344
        r8 = atags pointer
346
347
                                                    @ malloc space above stack
                           r2, sp, #0x10000
                   add
                            r3, r7
decompress kernel
350
351
                            cache_clean_flush
                                                    @ must be zero
354
                                                    @ restore architecture number
                                                    @ restore atags pointer
                    mov
                                                    @ call kernel
```

"arch/arm/boot/compressed/misc.c"

```
decompress_kernel(unsigned long output_start, unsigned long free_mem_ptr_p,
                 unsigned long free mem ptr end p,
                 int arch id)
{
        int ret;
        free_mem_ptr
free_mem_end_ptr
        output_data
                                  = (unsigned char *)output_start;
                                  = free mem ptr p;
                                 = free mem ptr end p;
         machine arch type
                                  = arch id;
        arch decomp setup();
        putstr ("Uncompressing Linux
        putstr("Uncompressing Linux...");
ret = do_decompress(input_data, input_data_end - input_data,
                          output_data, error);
        if (ret)
                 error("decompressor returned an error");
                 putstr(" done, booting the kernel.\n");
```

- > branch to call kernel
- Call *cache\_clean\_flush* to flush cache contents to RAM
- Call cache\_off to turn cache off as expected by kernel initialization routines
- Jump to start of kernel in RAM
- Jump to address in r4 = zreladdr from previous load
  - zreladdr = ZRELADDR = zreladdr-y
  - zreladdr-y specified *in arch/arm/mach-omap2/Makefile.boot*
  - (zreladdr-y := 0x80008000)



# ARM-specific kernel code

File:-"arch/arm/kernel/head.S"

call \_\_lookup\_processor\_type defined in "arch/arm/kernel/head-common.S"

```
* This is normally called from the decompressor code. The requirements
 * are: MMU = off, D-cache = off, I-cache = dont care, r0 =
 * r1 = machine nr, r2 = atags or dtb pointer.
 * This code is mostly position independent, so if you link the kernel at
        08000, you call this at __pa(0xc00080
 * See linux/arch/arm/tools/mach-types for the complete list of machine
 * numbers for r1.
 * We're trying to keep crap to a minimum; DO NOT add any machine specif
 * crap here - that's what the boot loader (or in extreme, well justified
 * circumstances, zImage) is for.
 */
ENTRY (stext)
       setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9 @ ensure svc mode
                                              @ and irqs disabled
                                               @ get processor id
#ifdef CONFIG ARM TZ
       bl __cache_sync
#endif
                                               @ r5=procinfo r9=cpuid
               r10, r5
                                               @ invalid processor (r5=0)?
               eq )
                                @ force fixup-able long branch encoding
THUMB( it
               _error_p
       beq
                                               @ yes, error 'p'
#ifndef CONFIG XIP KERNEL
        adr
                                               @ (PHYS OFFSET - PAGE OFFSET)
                                               @ PHYS OFFSET
       add
#else
              r8, =PLAT PHYS OFFSET
#endif
```

> Search list of supported processor types \_\_proc\_info\_begin Kernel may be built to support more than one processor type List of proc\_info\_list structs defined in

File: - "arch/arm/include/asm/procinfo.h"



Read processor ID register (CP#15, CRO), and look up in the linker-built supported processor list. Note that we can't use the absolute addresses for the \_\_proc\_info lists since we aren't running with the MMU on (and therefore, we are not in the correct address space). We have to calculate the offset. r9 = cpuid Returns: r3, r4, r6 corrupted r5 = proc info pointer in physical address space r9 = cpuid (preserved) CPUINIT lookup processor type: r3, \_\_lookup\_processor\_type\_data r3, {r4 - r6} adr ldmia  $\operatorname{sub}$ @ get offset between virt&phys add @ convert virt addresses to @ physical address space ldmia and @ mask wanted bits teq beq r5, r5, #PROC INFO SZ @ sizeof(proc info list) add blo @ unknown processor mov pc, lr ENDPROC (

Search list of supported processor types \_\_proc\_info\_begin

- ➤ Kernel may be built to support more than one processor type.
- List of \_\_arm926\_proc\_info structs

Defined in "arch/arm/mm/proc-arm926.S" and other corresponding proc-\*.S files Linked into list by section declaration: .section ".proc.info.init"

Return pointer to *proc\_info\_list* struct corresponding to processor if found, or loop in error if not call *\_\_machine\_arch\_type* defined in "arch/arm/kernel/head-common.S"

Which gets assigned in ( \_\_machine\_arch\_type = arch\_id ) in

File:- "arch/arm/boot/compressed/misc.c"

Search list of supported machines (boards)

- kernel may be built to support more than one board
- ➤ list of machine\_desc structs defined in ("arch/arm/include/asm/mach/arch.h")

All machine type is defined in ("arch/arm/tools/mach-types") which is a Database of machine macros and numbers.

linked into list by section declaration that's part of MACHINE\_DESC macro return pointer to *machine\_desc* struct corresponding to machine (board).

| # Last update: Sat May 7 08:48:24 2011<br># |                |           |    |
|---------------------------------------------|----------------|-----------|----|
|                                             |                |           |    |
| #                                           |                |           |    |
| ebsa110                                     | ARCH_EBSA110   | EBSA110   | 0  |
| riscpc                                      | ARCH_RPC       | RISCPC    | 1  |
| ebsa285                                     | ARCH_EBSA285   | EBSA285   | 4  |
| netwinder                                   | ARCH_NETWINDER | NETWINDER | 5  |
| cats                                        | ARCH CATS      | CATS      | 6  |
| shark                                       | ARCH SHARK     | SHARK     | 15 |
| brutus                                      | SA1100 BRUTUS  | BRUTUS    | 16 |



fixup pv table #endif create page tables \* The following calls CPU specific code in a position independent \* manner. See arch/arm/mm/proc-\*.S for details. r10 = base of\* xxx\_proc\_info structure selected by \_\_lookup\_processor\_type \* above. On return, the CPU will be ready for the MMU to be \* turned on, and r0 will hold the CPU control register value. \*/ ldrr13, = mmap switched @ address to jump to after @ mmu has been enabled lr, BSYM(1f) adr@ return (PIC) address set TTBR1 to swapper pg dir @ pc, r10, #PROCINFO INITFUNC ARM ( add THUMB ( add r12, r10, #PROCINFO INITFUNC THUMB ( mov pc, r12 enable mmu ENDPROC(stext) .ltorg #ifndef CONFIG XIP KERNEL .long .long PAGE OFFSET #endif \* Setup the initial page tables. We only setup the barest \* amount which are required to get the kernel running, which generally means mapping in the kernel code. r8 = phys offset, r9 = cpuid, r10 = procinfo r0, r3, r5-r7 corrupted r4 = physical page table address pgtbl r4, r8 @ page table address

- call \_\_create\_page\_tables to set up initial MMU tables
   set lr to \_\_enable\_mmu, r13 to address of \_\_switch\_data
   lr and r13 used for jumps after the following calls
   \_switch\_data defined in arch/arm/kernel/head-common.S
- > call the \_\_*cpu\_flush* function pointer in the previously returned proc\_info\_list struct . Offset is #PROCINFO\_INITFUNC into struct
  - This function is \_\_arm926\_setup for the ARM 926EJ-S, defined in <arch/arm/mm/proc-arm926.S>
    - initialize caches, write buffer
    - jump to lr, previously set to address of *enable mmu*
- > \_\_enable\_mmu. Set page table pointer (TTB) in MMU hardware so it knows where to start page-table walks
- Enable MMU so running with virtual addresses
- Jump to r13, previously set to address of \_\_switch\_data, whose first field is address of \_\_mmap\_switched. \_\_switch\_data defined in "arch/arm/kernel/head-common.S"



.....

```
The following fragment of code is executed with the MMU on in MMU mode,
   r0 = cp#15 control register
   r1 = machine ID
r2 = atags/dtb pointer
    r9 = processor ID
        INIT
 mmap switched:
                 r3, __mmap_switched data
        adr
        ldmia
                                                     @ Copy data segment if needed
        cmpne
        strne
        bne
                                                     @ Clear BSS (and zero fp)
                 fp, [r6],#4
        ldmia
ARM (
                 r3, {r4, r5, r6, r7, sp})
                r3, {r4, r5, r6, r7}
sp, [r3, #16]
r9, [r4]
 THUMB( ldmia
 THUMB ( ldr
                                                    @ Save processor ID
                     [r5]
                                                    @ Save machine type
                 r2, [r6]
                                                     @ Save atags pointer
                 r4, r0, #CR A
r7, {r0, r4}
        stmia
                                                     @ Save control register values
                 start kernel
ENDPROC( mmap switched)
```

- \_\_mmap\_switched in File "arch/arm/kernel/head-common.S"
  - copy data segment to RAM
  - zero BSS
  - branch to start\_kernel "linux/init/main.c"

## Processor-independent kernel code

*init/main.c*: *start\_kernel()* The function completes the initialization of the Linux kernel. Nearly every kernel component is initialized by this function;

#### To mention a few of them:

- The Page Tables are initialized by invoking the *paging\_init()* function.
- > The page descriptors are initialized by the *kmem\_init()*, *free\_area\_init()*, and *mem\_init()* functions.
- The final initialization of the IDT is performed by invoking *trap\_init()* and *init\_IRQ()*.
- ➤ The slab allocator is initialized by the *kmem\_cache\_init()* and *kmem\_cache\_sizes\_init()* functions.
- The system date and time are initialized by the *time\_init()* function.
- The kernel thread for process 1 is created by invoking the *kernel\_thread()* function. In turn, this kernel thread creates the other kernel threads and executes the */sbin/init* program.



asmlinkage void init start kernel (void) char \* command line; extern const struct kernel\_param \_\_start \_\_param[], \_\_stop \_\_param[]; smp setup processor id(); lockdep init(); debug objects early init(); boot init stack canary(); cgroup init early(); local\_irq\_disable(); early\_boot\_irqs\_disabled = true; tick\_init(); boot\_cpu\_init();
page\_address\_init();
printk(KERN\_NOTICE "%s", 1
setup\_arch(&command\_line); ', linux\_banner); mm init\_owner(&init\_mm, &init\_task); mm init cpumask(&init mm); setup command line (command line); setup nr cpu ids(); setup\_per\_cpu\_areas(); smp prepare boot cpu(); /\* arch-specific boot-cpu hooks \*/ build all zonelists(NULL); page allog init(): setup\_log\_buf(0); pidhash\_init();
vfs\_caches\_init\_early(); sort main extable();
trap\_init(); mm\_init(); sched\_init(); preempt disable(); if (!irqs disabled()) { qs\_disabled()) {
printk(KERN\_WARNING "start kernel(): bug: interrupts we
 "enabled \*very\* early, fixing it\n"); local\_irq\_disable(); idr init cache(); perf\_event\_init(); rcu\_init(); radix tree init(); early\_irq\_init(); early\_Ind\_Init(),
init\_IRQ();
prio\_tree\_init();
init\_timers();
hrtimers\_init(); softirq\_init();
timekeeping\_init(); time\_init();
profile\_init(); call\_function\_init();