



#### **U-Boot & Linux Kernel Board Port**

In this session we will cover fundamentals necessary to port a TI Linux-based EVM platform to a custom target platform. We will introduce the necessary steps needed to port the following components: secondary program loader, uboot and Linux kernel.

LAB: <a href="http://processors.wiki.ti.com/index.php/Sitara\_Linux\_Training">http://processors.wiki.ti.com/index.php/Sitara\_Linux\_Training</a>

July 2012

#### Creative Commons Attribution-ShareAlike 3.0 (CC BY-SA 3.0)



#### You are free:

to Share – to copy, distribute and transmit the work

to Remix – to adapt the work

to make commercial use of the work

#### Under the following conditions:



Attribution - You must give the original author(s) credit



**Share Alike -** If you alter, transform, or build upon this work, you may distribute the resulting work only under a license identical to this one.

#### With the understanding that:

**Waiver** — Any of the above conditions can be waived if you get permission from the copyright holder.

**Public Domain** — Where the work or any of its elements is in the public domain under applicable law, that status is in no way affected by the license.

**Other Rights** — In no way are any of the following rights affected by the license:

**Notice** — For any reuse or distribution, you must make clear to others the license terms of this work. The best way to do this is with a link to this web page.



CC BY-SA 3.0 License:

http://creativecommons.org/licenses/by-sa/3.0/us/legalcode





#### **Pre-work Check List**

☐ Installed and configured VMWare Player v4 or later ☐ Installed Ubuntu 10.04 ☐ Installed the latest Sitara Linux SDK and CCSv5 ☐ Within the Sitara Linux SDK, <u>ran the setup.sh</u> (to install required host packages) ☐ Using a Sitara EVM, followed the QSG to connect ethernet, serial cables, SD card and 5V power ☐ Booted the EVM and noticed the Matrix GUI application launcher on the LCD ☐ Pulled the ipaddr of your EVM and ran remote Matrix using a web browser ☐ Brought the USB to Serial cable you confirmed on your setup (preferable)

## Agenda

- Board Port Overview
- Porting U-Boot to an AM335x Target
- U-Boot Board Port Labs
- Porting the Linux Kernel to a AM335x Target
- Linux Kernel Board Port Labs



# **Board Port Overview**



#### **Presentation Overview**

- Goal is to gain an understanding of the components of a board port for both U-Boot and Linux
- The board or target portion is the last part of a three step method (Architecture/SOC/Target Board)
- Explain how the SDK will support board ports going forward



### **Linux Board Background Assumptions**

- Already Familiar with :
  - SPL/U-Boot/Linux (☺)
  - SPL/U-Boot/Linux boot sequence
  - U-Boot/Linux build process (kernel configuration)
  - Minicom setup
  - Root File Systems
- Very limited time,
  - Really only have time to show the tip of the iceberg, not going to all inclusive or discuss every facet of board porting, this is a starting place
  - we'll have to take extended question/answer after the class in the foyer or later over email. (or in the bar.... You buy ☺)
- This information is good for today only...... always in flux.....
- What's presented here today may not be the only way of implementation
- Standard disclaimer of "You can and should use what others have done as a method on what to do to move forward"



## Things not covered today...

- Not covering all of the board port steps
  - Limited time today, so we will just be focusing on the code portion of the port
  - Directory setup
  - Machine ID discussion
  - Makefile modifications
  - Git Setup
  - Other Processors



#### **Linux Board Port Workshop Agenda**

- The Mission/ "So...what's a board port?"
- Look at the System Block Diagram of the target board being used
- Stages of a port
- Pin Mux Utility Tool Overview
- U-Boot Port
  - source tree
  - introduce the target board file
  - Perform two labs that use an already ported example (the code added by with each lab will be discussed)
- Linux Kernel Port
  - source tree
  - introduce the target board file
  - Perform four labs that use an already ported example (the source additions for each lab will be discussed)



#### The Mission

"Good Morning ... the AM335x has been chosen as the processor for your new exciting market cornering product. Your job (no choice but to accept it ③) is to get U-Boot and the Linux kernel running on this new platform as soon as possible.

To accomplish this you will take the board design from your HW team and use the AM335x EVM and accompanying Sitara Linux SDK and port U-Boot and the Linux kernel to your new Hardware. "



### So....What's a board port?

 It is taking the Sitara Linux SDK that is working on a known platform and moving it to a new target platform that is based on the same TI AM335x processor





Target Board for this Exercise....
Beagle Bone



# **Target Board Port Configuration Example**



# Will be adding an LCD to the system.....



## **Board Port.... Tip of the iceberg**



Used to show the balance of work necessary



**Architecture vs. SOC vs. Board Porting** 



ARM Cortex-A8 275/500/600/720 MHz

32K/32K L1 w/SED 256K L2 w/ECC 176K ROM 64K RAM



Board Specific

System Power TPS

DDR2
1x16 256MB

10/100
Ethernet



Phy



#### A Tale of Two Board Files



- Both U-boot and Linux follow a similar board file abstraction approach
- The Core Architecture is ported first
- The SOC supporting functions are ported next
- The last part to tie U-Boot/Kernel to the target is the Board file that defines "well known" initialization or entry functions that U-Boot and the Linux Kernel will call to handle "a priori" type board knowledge



# Where the U-boot and Kernel Sources are after TI-SDK-AM335x-05.04.01.00 installation

 Both the U-Boot and the Linux Kernel Sources are found in the installed TI-SDK-AM335x-05.04.01.00 directory



ti-sdk-am335x-05.04.01.00/board-support/linux-3.2-psp04.06.00.07.sdk/

 Later in the presentation you will see references to just the specific subtree that has the respective source such as U-Boot or Linux



# Pin Mux Utility



 GPIO Signals are "muxed" with peripheral interfaces. These can be configured into one of several modes either supporting the peripheral or remaining in a GPIO mode.



### Selecting a mode using Pin Mux Utility

- Each Pin has a mode selection, using UART0 as an example here
- UARTO RXD Mode 0 is selected and GPIO 1.9 is de-selected

| Pad Config. | Bot/Top Ball | IO Power     | Mode 0    | Mode 1     | Mode 2   | Mode 3     | Mode 4     | Mode 5     | Mode 6     | Mode 7    |
|-------------|--------------|--------------|-----------|------------|----------|------------|------------|------------|------------|-----------|
| IO IEN OFF  | E15 / -      | VDDSHV6=3.3V | UARTO RXD | SPI1 CS0 M | DCANO TX | 12C2 SDA M | ECAP2 IN P | PR1 PRU1 P | PR1 PRU1 P | GPI01[10] |
| IO IEN OFF  | E16 / -      | VDDSHV6=3.3V | UARTO TXD | SPI1 CS1 M | DCANO RX | 12C2 SCL M | ECAP1 IN P | PR1 PRU1 P | PR1 PRU1 P | GPI01[11] |

 UARTO RXD Mode 0 is selected and GPIO 1.9 is de-selected, notice Pad config changed too.

| ľ | IO IEN OFF |         | VDDSHV6=3.3V |            |             | DCANO RX M |                 |              |             |            |            |
|---|------------|---------|--------------|------------|-------------|------------|-----------------|--------------|-------------|------------|------------|
| ľ | I IEN OFF  | E15 / - | VDDSHV6=3.3V | UARTO RXD  | SPI1 CS0 MU | DCANO TX M | 12C2 SDA MU     | ECAP2 IN PW  | PR1 PRU1 P  | PR1 PRU1 P | GPI01[10]  |
| П | IO IEN OFF | E17 / - | VDDSHV6=3.3V | UARTO RTSN | UART4 TXD   | DCAN1 RX M | 12C1   SCL   MU | SPI1 D1 MUX0 | SPI1 CS0 MU | PR1 EDC SY | GPI01[9] - |

• Utlitity helps find conflicts, two pins are simultaneously selected

| IO IEN  | OFF   E17 / | <ul> <li> VDDSHV6=3</li> </ul> | .3V   UARTO RTSN | UART4 TXD    | DCAN1 RX M | I2C1 SCL MU  | SPI1 D1 MUX0  | SPI1 CS0 MU | PR1 EDC SY  | GPI01[9]  |
|---------|-------------|--------------------------------|------------------|--------------|------------|--------------|---------------|-------------|-------------|-----------|
| LIEN    | OFF   E15 / | - VDDSHV6=3                    | .3V UARTO RXD    | SPI1 CS0 MU  | DCANO TX M | 12C2 SDA MU  | ECAP2 IN PW   | PR1 PRU1 P  | PR1 PRU1 P  | GPI01[10] |
| Conflic | t E167      | - VDDSHV6=3                    | .3V UARTO TXD    | SPI1 CS1 MU  | DCANO RX M | 12C2 SCL MU  | ECAP1 IN PW   | PR1 PRU1 P  | PR1 PRU1 P  | GPI01[11] |
| IO IEN  | DEE   D10   | 1/DDen/e=3                     | OV HARTS CTOM    | TIMENE MIIVI | DOMESTY M  | IDCO SEV MIT | enii ceo kiii | DD4 HADTO C | DD4 EDC LAT | CDIO00131 |

Each Pin has a mode selection, using UART0 as an example here

| - 1 | IO IEN OFF | E17 / - | VDDSHV6=3.3V | UARTO RTSN | UART4 TXD    | DCAN1 RX M | 12C1 SCL MU  | SPI1 D1 MUX0 | SPI1 CS0 MU | PR1 EDC SY  | GPI01[9]  |
|-----|------------|---------|--------------|------------|--------------|------------|--------------|--------------|-------------|-------------|-----------|
| - 1 | I IEN OFF  | E15 / - | VDDSHV6=3.3V | UARTO RXD  | SPI1 CSO MU  | DCANO TX M | 12C2 SDA MU  | ECAP2 IN PW  | PR1 PRU1 P  | PR1 PRU1 P  | GPI01[10] |
| - 1 | O IDIS OFF | E16 / - | VDDSHV6=3.3V | UARTO TXD  | SPI1 CS1 MU  | DCANO RX M | 12C2 SCL MU  | ECAP1 IN PW  | PR1 PRU1 P  | PR1 PRU1 P  | GPI01[11] |
| ı   | IO IEN OFF | D18 / - | VDDSHV6=3.3V | HART1 CTSN | TIMER6 MIIX1 | DCANO TX M | I2C2 SDA MII | SPI1 CS0 MII | PR1 HARTO C | PR1 FDC LAT | GPI00[12] |

Pin Mux Utility User Guide

http://processors.wiki.ti.com/index.php/Pin\_Mux\_Utility\_for\_ARM\_MPU\_Processors\_v2



# Porting U-Boot to an AM335x Target

### **U-Boot Port Agenda**

- What are the different stages of a Port
- Introduce the board file, where it fits in the Port Picture, where it is in the source tree
- What is the anatomy of the board file
- Introduce the Board File Template that can be used to port u-boot
- Labs Introduction



# U-Boot Board Port Exercises and Source Links

- Link to the U-Boot Labs
  - http://processors.wiki.ti.com/index.php/Sitara\_Linux\_Training:\_UBoot\_Board\_ Port
- Link to the U-Boot Template Source tree (clone this tree)
  - git://gitorious.org/sitara-board-port/sitara-board-port-uboot.git
- PSP U-boot Repo
  - http://arago-project.org/git/projects/?p=u-boot-am33x.git;a=summary



#### **SPL** and U-Boot Builds

- "Dude...... Where's my X-Loader?"
  - It has left the building.... Been replaced by SPL
- The same code base is used to build U-Boot (u-boot.img) and the SPL (still called MLO). Since the same code base is used pre-processor flags are used to isolate the code between the two builds. For example, you do not want the DDR and MPU clock init code in both builds. Also of merit is that one build yields both images.
- Below are examples of the pre-processor flags used:

#ifdef CONFIG\_SPL\_BUILD

#ifndef CONFIG\_SPL\_BUILD



### **U-Boot Source Directory**

- Using the existing am335x source directory
- The developer will be concentrating on one source directory and for the most part one include directory





#### **U-Boot Anatomy of a board File**

- Defines Required interface functions for SPL and U-Boot
- One source file contains the code for both SPL and U-Boot and are separated by preprocessor flags
- SPL handles the initialization of clocks, DDR, Serial Port and PMIC
- Some functions are defined twice in both an SPL context and then again in a U-Boot context (s\_init & board\_init)
- The board file is where the developer will spend most of their effort for a port





#### **U-Boot/SPL Board Template File**

- The board file (evm.c) used here today is different from the one provided in the SDK
- Contains the code for both SPL and U-Boot
- This Board Template only enables MPU Clock, DDR and the Serial Port
- It's up to developer to decide how much functionality they choose to put into the board file and hence the u-boot.img. If the target board supports more peripherals but only one or two is needed to boot into the kernel why add that code?





# **U-Boot Board Port Labs**



#### **Board Port Labs**

- Lab 1
  - Introduce the template board file and how SPL and u-boot.img are built
- Lab 2
  - Build on the template file demonstrating how to add the MMC and Ethernet peripherals



### **Board Port Source Tree being used**

- Currently Source is derived from AM-SDK-05.04.01.00, the Port Tree will follow or track each SDK release
- A git tree has been setup for these labs on the host machines
- Using existing board file name and build methods
- Using the default U-Boot configuration supplied with the SDK



#### **U-Boot Board Port Exercise 1 - Overview**

- Goal: Introduce workshop attendees to a board template file that can be used later for a U-Boot Board port
- How this is Demonstrated
  - Build both an SPL and u-boot.img using provided AM335x board template file, which has:
    - Base processor configuration for u-boot, ddr, clocks and a serial console are initialized
- What is being done:
  - Examine the board file to see what is being initialized
- Perform the Lab



# **First Burning Question:**

# So... where are the DDR timings and the Clock set?



# First Burning Question: So... where are the clock and DDR timings set? DDR First

- DDR Setup requires portions of 4 functional blocks to be setup. (Block Diagram)
- EMIF, CMD, DATA and EMIF0 CLK are dependent on Memory selected



## First Burning Question: So... where are the clock and DDR timings set? DDR First

```
Data Macro Config()
                                                                                                                         SPL Code
  raw reg write to DDR Phy control registers
                                                                                                                    timer & rtc init code
CMD Macro Config()
                                                                                                                       ddr init code
  raw reg write to DDR Phy control registers
                                                                                                                        PMIC Code
                                               All Register values are found in:
config vtp()
                                               (change here to support mem changes)
                                               arch/arm/include/asm/arch-ti81xx/ddr_defs.h
 raw reg write to Control Module registers
                                                                                                                     spl board init()
                                                                                                                            12 c
                                               All Register offsets are found in:
                                                                                                                         pin mux
config emif ddr20
                                               arch/arm/include/asm/arch-ti81xx/cpu.h
                                                                                                                           pmic
                                                                                                                          mpu pll
  raw reg write to EMIF Timing control registers
                                                                                                                         s init() &
static void config am335x ddr(void)
                                                                                                                        board init()
   enable ddr clocks();
   config vtp();
   Cmd Macro Config():
                                                                                                                       misc_init_r()
   Data Macro Config(data macro 0);
   Data Macro Config(data macro 1);
   /* Several Raw Reg writes to DDR IO control */
                                                               The DDR is set up within the SPL context
   config emif ddr2();
                                                               enable ddr clocks in pll.c,
board/ti/am335x/evm.c
                                                            ddr_defs.h and cpu.h
                                                                                                                                    34
```



# Here is link to a Tool that can be used to generate necessary values to configure DDR

- Spread Sheet Tool can be found here
  - http://processors.wiki.ti.com/index.php/AM335x\_EMIF\_Configuration\_tips



### The SPL entry function

 s\_init is called from lowlevel\_init.S to setup system PLL, RTC, UART, timer and finally configures DDR



```
* early system init of muxing and clocks.
void s init(void)
/* u-boot context */
#ifdef CONFIG SPL BUILD
    /* Setup the PLLs and the clocks for the peripherals */
    pll init();
    /* Enable RTC32K clock */
    rtc32k enable();
    /* UART s oftres et */
    enable uart0 pin mux();
    /* Disable smart idle */
    /* Initialize the Timer */
    init timer();
    preloader console init();
    config am335x ddr();
#endif
board/ti/am335x/evm.c
This function has both SPL and u-boot contexts
```



#### And now to Set the MPU Clock Rate....

- SPL Context Function
- Before setting the MPU PLL the voltage and current are increased using I2C commands to the tps65217.



```
void spl board init(void)
   enable i2c0 pin mux();
   i2c init(,);
   /* BeagleBone PMIC Code */
  i2c probe(TPS65217 CHIP PM)
   /* Increase USB current limit to 1300mA */
   tps65217 reg write(, ,USB INPUT CUR LIMIT 1300MA,
                      USB INPUT CUR LIMIT MASK)
   /* Set DCDC2 (MPU) voltage to 1.275V */
   tps65217_voltage_update(,DCDC_VOLT_SEL_1275MV)
   /* Set LDO3, LDO4 output voltage to 3.3V */
   tps65217_reg_write(,,LDO_VOLTAGE_OUT_3_3,)
   tps65217_reg_write(,,LDO_VOLTAGE_OUT_3_3, LDO_MASK)
   /* Set MPU Frequency to 720MHz */
  mpu pll config(MPUPLL M 720);
(Representative code, simplified for the point of discussion)
```

- Called from arch/arm/cpu/armv7/start.S
- If you have a different PMIC you will most likely need a different code base than what is shown here



### **Board File Template for u-boot.img**

- Within the u-boot context this is the entry function
- Same source file as used for SPL
- Pin Mux config is setup for i2c, uart (already done in SPL) and

```
int board_init(void)
{
    /* Configure the i2c0 pin mux */
    enable_i2c0_pin_mux();

    i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);

    board_id = BONE_BOARD;

    configure_evm_pin_mux(board_id);

#ifndef CONFIG_SPL_BUILD
    board_evm_init();

#endif

    gpmc_init();

return 0;
}
```

board/ti/am335x/evm.c



Do LAB 1.....

#### **U-Boot Board Port Exercise 2 - Overview**

- Goal: Take the board template file (evm.c) and add both MMC and Ethernet support
- How this is Demonstrated
  - Using the supplied git tree checkout a Ethernet tagged branch, this has both the MMC and Ethernet support code. Build the kernel.
    - This adds Pin Mux support for both Ethernet and MMC
    - Adds the init functions for Ethernet and MMC.
- What is being done:
  - Examine the code changes necessary to implement Ethernet and MMC
- Perform the Lab



# Steps to adding MMC and Ethernet to the target board file

- Review system info to see how peripheral is attached
- Pin Mux
  - Use the Pin Mux Utility to configure Pin Init data
- Create Device Init function
  - If device is supported in U-Boot, set the desired include in include/configs
- Add Device Init Function to board file



### **Pin Mux Utility**

- Pin Mux tool capture for MII interface
- While the tool shows GMII this is the MII interface, doc bug in tool

```
static struct module pin mux mii1 pin mux[] = {
    {OFFSET(mii1 rxerr), MODE(0) | RXACTIVE},
                                                 /* MII1 RXERR */
    {OFFSET(mii1_txen), MODE(0)},
                                            /* MII1 TXEN */
    {OFFSET(mii1_rxdv), MODE(0) | RXACTIVE},
                                                  /* MII1_RXDV */
    {OFFSET(mii1 txd3), MODE(0)},
                                            /* MII1 TXD3 */
    {OFFSET(mii1 txd2), MODE(0)}.
                                            /* MII1 TXD2 */
    {OFFSET(mii1 txd1), MODE(0)},
                                            /* MII1 TXD1 */
    {OFFSET(mii1 txd0), MODE(0)}.
                                            /* MII1 TXD0 */
    {OFFSET(mii1 txclk), MODE(0) | RXACTIVE}.
                                                 /* MII1 TXCLK */
    {OFFSET(mii1 rxclk), MODE(0) | RXACTIVE}.
                                                  /* MII1 RXCLK */
    {OFFSET(mii1 rxd3), MODE(0) | RXACTIVE},
                                                  /* MII1 RXD3 */
    {OFFSET(mii1_rxd2), MODE(0) | RXACTIVE},
                                                  /* MII1_RXD2 */
    {OFFSET(mii1_rxd1), MODE(0) | RXACTIVE},
                                                  /* MII1_RXD1 */
    {OFFSET(mii1 rxd0), MODE(0) | RXACTIVE},
                                                  /* MII1 RXD0 */
    {OFFSET(mdio data), MODE(0) | RXACTIVE | PULLUP EN}, /* MDIO DATA */
    {OFFSET(mdio clk), MODE(0) | PULLUP EN},
                                                   /* MDIO CLK */
    {-1},
};
```

| Pad Config. | Bot/Top Ball | IO Power     | Mode 0      | Mode 1      | Mode 2      | Mode 3      | Mode 4    | Mode 5     | Mode 6    | Mode 7    |
|-------------|--------------|--------------|-------------|-------------|-------------|-------------|-----------|------------|-----------|-----------|
| I IEN PD    | J15 /-       | VDDSHV5=3.3V | GMII1 RXER  | RMII1 RXER  | SPI1 D1 M   | 12C1 SCL M  | MCASP1 FS | UARTS RTSN | UART2 TXD | GPI03[2]  |
| O IDIS PD   | J16 / -      | VDDSHV5=3.3V | GMII1 TXEN  | RMII1 TXEN  | RGMII1 TCTL | TIMER4 MUX0 | MCASP1 AX | EQEPO IND  | ммс2 смр  | GP103[3]  |
| I IEN PD    | J17 / -      | VDDSHV5=3.3V | GMII1 RXDV  | LCD MEMO    | RGMII1 RCTL | UARTS TXD   | MCASP1 AC | MMC2 DAT0  | MCASPO AC | GPI03[4]  |
| O IDIS PD   | J18 / -      | VDDSHV5=3.3V | GMII1 TXD3  | DCANO TX    | RGMII1 TD3  | UART4 RXD   | MCASP1 FS | MMC2 DAT1  | MCASPO FS | GPI00[16] |
| O IDIS PD   | K15 / -      | VDDSHV5=3.3V | GMII1 TXD2  | DCANO RX    | RGMII1 TD2  | UART4 TXD   | MCASP1 AX | MMC2 DAT2  | MCASPO AH | GPI00[17] |
| O IDIS PD   | K16 / -      | VDDSHV5=3.3V | GMII1 TXD1  | RMII1 TXD1  | RGMII1 TD1  | MCASP1 FS   | MCASP1 AX | EQEPOA IN  | ммс1 смр  | GPI00[21] |
| O IDIS PD   | K17 / -      | VDDSHV5=3.3V | GMII1 TXD0  | RMII1 TXD0  | RGMII1 TD0  | MCASP1 AX   | MCASP1 AC | EQEPOB IN  | MMC1 CLK  | GPI00[28] |
| I IEN PD    | K18 / -      | VDDSHV5=3.3V | GMII1 TXCLK | UART2 RXD   | RGMII1 TCLK | MMC0 DAT7   | MMC1 DAT0 | UART1 DCD  | MCASPO AC | GPI03[9]  |
| I IEN PD    | L18 / -      | VDDSHV5=3.3V | GMII1 RXCLK | UART2 TXD   | RGMII1 RCLK | MMC0 DAT6   | MMC1 DAT1 | UART1 DSR  | MCASPO FS | GPI03[10] |
| I IEN PD    | L17 / -      | VDDSHV5=3.3V | GMII1 RXD3  | UART3 RXD   | RGMII1 RD3  | MMC0 DATS   | MMC1 DAT2 | UART1 DTR  | MCASPO AX | GPI02[18] |
| I IEN PD    | L16 / -      | VDDSHV5=3.3V | GMII1 RXD2  | UART3 TXD   | RGMII1 RD2  | MMC0 DAT4   | MMC1 DAT3 | UART1 RIN  | MCASPO AX | GPI02[19] |
| I IEN PD    | L15 / -      | VDDSHV5=3.3V | GMII1 RXD1  | RMII1 RXD1  | RGMII1 RD1  | MCASP1 AX   | MCASP1 FS | EQEPO STR  | MMC2 CLK  | GPI02[20] |
| I IEN PD    | M16 / -      | VDDSHV5=3.3V | GMII1 RXD0  | RMII1 RXD0  | RGMII1 RD0  | MCASP1 AH   | MCASP1 AH | MCASP1 AC  | MCASPO AX | GPI02[21] |
| IO IEN PD   | H18 / -      | VDDSHV5=3.3V | RMII1 REFC  | XDMA EVE    | SPI1 CS0 M  | UARTS TXD   | MCASP1 AX | ммсо роw   | MCASP1 AH | GPI00[29] |
| IO IEN PU   | M17 /-       | VDDSHV5=3.3V | MDIO DATA   | TIMER6 MUX2 | UARTS RXD   | UART3 CTSN  | ммсо sdc  | ммс1 смр   | ммс2 смр  | GP100[0]  |
| O IDIS PU   | M18 / -      | VDDSHV5=3.3V | MDIO CLK    | TIMER5 MUX2 | UARTS TXD   | UART3 RTSN  | ммсо sdw  | MMC1 CLK   | MMC2 CLK  | GPI00[1]  |



### Adding MMC to the U-Boot Board file

- Find the pre-processor flags in the am335x\_evm.h config file that control inclusion of MMC
- Use the name found for a weak alias to define in the board file
- Create the init function in the board file

```
# HSMMC support */
#ifdef CONFIG_MMC
#define CONFIG_GENERIC_MMC
#define CONFIG_OMAP_HSMMC
#define CONFIG_CMD_MMC
#define CONFIG_DOS_PARTITION
#define CONFIG_CMD_FAT
#define CONFIG_CMD_EXT2
#endif
```

```
#define CONFIG_MMC Define in the config file include/configs/am335x_evm.h

In the driver file look for a weak alias definition, the name defined here is the one to name the init function in the board file int board_mmc_init(bd_t*bis) __attribute__((weak, alias("__def_mmc_init")));
```

```
#ifdef CONFIG_GENERIC_MMC
int board_mmc_init(bd_t *bis)
{
    omap_mmc_init(0);
    omap_mmc_init(1);
    return 0;
}
#endif
```

Define in the board file and U-boot will call to initialize

board/ti/am335x/evm.c



### Adding Ethernet to the U-Boot Board File

- Use the name found for a weak alias to define in the board file, in net/eth.c
- Create the init functions in the board file
  - 2 functions are created one to init the phy (local) and the board\_eth\_init definition for u-boot network driver to call
- There are additional supporting structures define in the board file

```
In the driver file look for a weak alias definition, the name net/eth.c defined here is the one to name the init function in the board file.
```

bo ard/ti/am335x/evm.c

```
*

*CPU and board-specific Ethernet initializations. Aliased function

*signals caller to move on

*/

static int __def_eth_init(bd_t *bis)
{
    return -1;
}

int board_eth_init(bd_t *bis) __attribute__((weak, alias("__def_eth_init")));
```

```
static void evm_phy_init(char *name, int addr) {
/* Large function.... */
}
```

```
int board_eth_init(bd_t *bis)
{
    eth_getenv_enetaddr(,)
    __raw_writeI(MII_MODE_ENABLE, MAC_MII_SEL);
    return cpsw_register(&cpsw_data);
}
board/ti/am335x/evm.c
```

TEXAS INSTRUMENTS 44

# git diff – Code Difference between template and mmc commit

 "git tag" is used to list tags on the git tree . 05.04.01.00-base 05.04.01.00-ethernet 05.04.01.00-mmc 05.04.01.00-template

"git diff" this is used to isolate code between git commits.

 Do not be concerned about knowing git at this point, here we are using this for illustration purposes.

```
schuyler@morpheus: "/bp_uboot/sitara-board-port-uboot$ git diff 05.04.01.00-template..05.04.01.00-mmc
diff —git a/board/ti/am335x/evm.c b/board/ti/am335x/evm.c
index 1635871...b4d7e55 100644
    a/board/ti/am335x/evm.c
+++ b/board/ti/am335x/evm_c
  -487,3 +487,15 @@ int board_late_init(void)
        return 0:
 #endif
+#ifndef CONFIG_SPL_BUILD
+#ifdef CONFIG GENERIC MMC
+int board mmc_init(bd_t *bis)
       omap_mmc_init(0);
        omap_mmc_init(1);
        return 0:
+#endif
+#endif /* CONFIG_SPL_BUILD */
schuyler@morpheus:~/bp_uboot/sitara-board-port-uboot$
```

### git diff – Code Difference between mmc and ethernet commit

- "git diff" commands goes across several screens
- Type "q" to quit command at any point
- Note the plus sign on the edge of the diagram, code addition

```
diff —git a/board/ti/am335x/evm.c b/board/ti/am335x/evm.c
index b4d7e55...863e4cb 100644
    a/board/ti/am335x/evm.c
+++ b/board/ti/am335x/evm.c
@@ -499,3 +499,133 @@ int board_mmc_init(bd_t *bis)
 #endif
#endif /* CONFIG_SPL_BUILD */
+#ifdef CONFIG_DRIVER_TI_CPSW
+/* TODO : Check for the board specific PHY */
+static void evm_phy_init(char *name, int addr)
        unsigned short val;
       unsigned int cntr = 0;
       unsigned short phyid1, phyid2;
        /* Enable Autonegotiation */
        if (miiphy_read(name, addr, MII_BMCR, &val) != 0) {
                printf("failed to read bmcr\n");
                return:
       val != BMCR_FULLDPLX | BMCR_ANENABLE | BMCR_SPEED100;
        if (miiphy_write(name, addr, MII_BMCR, val) != 0) {
                printf("failed to write bmcr\n");
                return;
        miiphy_read(name, addr, MII_BMCR, &val);
        /* Setup general advertisement */
        if (miiphy_read(name, addr, MII_ADVERTISE, &val) != 0) {
                printf("failed to read anar\n"):
                return:
```



# git diff – Code Difference between mmc and ethernet commit (cont)

- Code continuation for Ethernet PHY setup
- This code was extracted from Beagle Bone specific code from the SDK release.

```
val I= (LPA_10HALF | LPA_10FULL | LPA_100HALF | LPA_100FULL);
       if (miiphy_write(name, addr, MII_ADVERTISE, val) != 0) {
               printf("failed to write anar\n");
               return:
       miiphy_read(name, addr, MII_ADVERTISE, &val);
       /* Restart auto negotiation*/
       miiphy_read(name, addr, MII_BMCR, &val);
       val I= BMCR ANRESTART:
       miiphy_write(name, addr, MII_BMCR, val);
       /*check AutoNegotiate complete - it can take upto 3 secs*/
       do {
               udelau(40000):
               entr++;
               if (!miiphy_read(name, addr, MII_BMSR, &val)) {
                        if (val & BMSR ANEGCOMPLETE)
                                break:
       } while (cntr < 250):
       if (cntr >= 250)
               printf("Auto negotitation failed\n");
       return;
+static void cpsw_control(int enabled)
       /* nothing for now */
       /* TODO : VTP was here before */
       return:
```

# git diff – Code Difference between mmc and ethernet commit (cont)

- Code continuation for Ethernet setup
- This code was extracted from Beagle Bone specific code from the SDK release.

```
+static struct cpsw_slave_data cpsw_slaves[] = {
                .slave_req_ofs = 0x208.
                .sliver_reg_ofs = 0xd80,
                .phu_id
                               = 0.
                .slave req ofs = 0x308.
                isliver req ofs = 0xdc0.
                .phy_id
+static struct cpsw_platform_data cpsw_data = {
                               = AM335X_CPSW_MDIO_BASE,
       .mdio_base
                               = AM335X CPSW BASE.
       .cpsw_base
       .mdio_div
                             = 0xff.
       .channels
                               = 8,
       .cpdma_reg_ofs
                               = 0x800.
                               = 2.
       .slaves
                               = cpsw slaves.
       .slave_data
       .ale req ofs
                               = 0xd00.
       .ale_entries
.host_port_reg_ofs
                               = 1024.
                               = 0 \times 108.
       .hw stats req ofs
                               = 0 \times 900.
                               = (1 << 5) /* MIIEN */.
       .mac control
       .control
                               = cpsw_control,
                               = evm_phy_init,
       .phy_init
       .gigabit_en
                               = 1.
       .host_port_num
       .version
                               = CPSW CTRL VERSION 2.
+int board eth init(bd t *bis)
       uint8_t mac_addr[6];
```

# git diff – Code Difference between mmc and ethernet commit (cont)

- Code continuation for Ethernet setup
- This code was extracted from Beagle Bone specific code from the SDK release.
- How is board\_eth\_init(..) called?

```
.version
                                = CPSW CTRL VERSION 2.
+int board_eth_init(bd_t *bis)
       uint8_t mac_addr[6]:
        uint32_t mac_hi, mac_lo:
       u int32 t i:
        if (!eth_getenv_enetaddr("ethaddr", mac_addr)) {
                debug("Kethaddr> not set. Reading from E-fuse\n"):
                /* try reading mac address from efuse */
                mac_lo = __raw_readl(MAC_IDO_LO);
                mac_hi = __raw_readl(MAC_IDO_HI);
                mac_addr[0] = mac_hi & 0xFF;
                mac_addr[1] = (mac_hi & 0xFF00) >> 8;
                mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
                mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
                mac_addr[4] = mac_lo & 0xFF:
                mac\_addr[5] = (mac\_lo & 0xFF00) >> 8:
                if (is_valid_ether_addr(mac_addr))
                        eth_setenv_enetaddr("ethaddr", mac_addr);
                else {
                        printf("Caution: Using hardcoded mac address."
                                 "Set <ethaddr> variable to overcome this.\n"):
        __raw_writel(MII_MODE_ENABLE, MAC_MII_SEL):
                /* No gigabit */
        cpsw_data.gigabit_en = 0;
       return cpsw_register(&cpsw_data);
```



### Do LAB 2.....

#### **U-Boot Board Port Summary**

- Introduced a board port template file with a minimal feature set.
   Discussed the components in this file. This file could be used for actual board ports.
- Performed two labs demonstrating the template file in action.



# Porting the Linux Kernel to a AM335x Target

### **Linux Port Agenda**

- What are the different stages of a Port
- Introduce the board file, where it fits in the Port Picture, where it is in the source tree
- Discuss the OMAP2+ Machine Shared Common Code
- Labs Introduction



## Linux Board Port Exercises and Source Links

- Link to the U-Boot Labs
  - http://processors.wiki.ti.com/index.php/Sitara\_Linux\_Training: Linux\_Board
     Port
- Link to the Linux Template Source tree (clone this tree)
  - git://gitorious.org/sitara-board-port/sitara-board-port-linux.git
- PSP Linux Kernel Repo
  - http://arago-project.org/git/projects/?p=linux-am33x.git;a=summary



# Linux Kernel Overview (AHHHHH.... The Kernel...)

- A very complex and overwhelming kernel block diagram, this is just to make you aware of what's below the waterline....
- With a target port the architecture and SOC port has already been done. Therefore, the majority of this block diagram has been taken care of for the target port developer. Source is:



http://en.wikipedia.org/wiki/File:Linux\_kernel\_map.png



Architecture vs. SOC vs. Board Porting

Architecture Specific

ARM Cortex-A8 275/500/600/720 MHz 32K/32K L1 w/SED 256K L2 w/ECC

176K ROM 64K RAM

 Board Developers only need to be looking at the last phase which is board porting, all the architecture and SOC port support has been done.



System Power TPS

DDR2
1×16 256MB

10/100
Ethernet
Phy

USB Host

## The Target Port Starts with a Board File

- Defines the Machine Name
- Declares Initialization Data for Peripherals being used
- Declare Pin Mux initialization Data
- Defines Initialization functions
- Provides required Machine Initialization functions
- Calls Common Initialization functions
- Summary is that this file defines several required elements required to boot a Linux kernel, one of several bricks in the wall so to speak.







# Linux Kernel Source Tree Overview (Where is the Board file.)

 The board file is located in a source directory called arch/arm/mach-omap2/ where all other board files are located of the same machine type.







#### How the Board File fits in the stack

- Board Developer will spend most of their time in the Board file.
- The Board file makes use of the machine shared common code
- The underlying port to the ARM Architecture Shared common code is already done and does not need to be looked at
- Finally everything rests on the Linux Kernel Shared Common Code.
- The lower in the stack you go the less direct interaction the board developer will or need to have.



#### **OMAP2+ Machine Shared Common Code**

 There are several board files in the mach-omap2 directory. These board files typical use the support functions defined within this directory. Below is a sampling of some of the supporting common code, not all are mentioned here.

OMAP2 Machine Shared Common Code – arch/arm/mach-omap2

Not a complete listing of the interfaces, just a few are highlighted and to explain how they are used, review this directory to see additional interfaces

| s erial | Sets up UARTs including pin mux                                   | gpio    | Initilization function                                  |
|---------|-------------------------------------------------------------------|---------|---------------------------------------------------------|
| devices | Init calls, platform registration for most peripherals            | i2c     | Reset and Mux functions                                 |
| common  | Init calls to define global address range for select interfaces   | mux     | Defines a Pin Mux abstraction with supporting functions |
| clocks  | Define clock domain mgmt functions                                | hsmmc   | Init functions, hw and platform data                    |
| control | OMAP2 control registers                                           | sdrc    | Init function for SDRC and SMS                          |
| display | Display init calls, handles the differences between OMAP2,3 and 4 | voltage | Voltage domain support functions                        |



#### **OMAP2+ Machine Shared Common Code**

- Provided as means to provide a common interface to the SOC peripherals to reduce the time necessary to implement a board port
- This interface is not always a clear dividing between maintainers and board developers.
- This is not a documented interface and due to the changing nature of the Linux kernel will almost always be in flux. Maintainers in the end have the authority to accept reject code for their particular tree.



### **Linux Board Port Labs**



#### **Board Port Labs**

- Lab 1
  - Introduce the template board file
- Lab 2
  - Build on the template file demonstrating how to add the MMC peripheral to provide a Root file system
- Lab 3
  - Build onto template file again this time adding Ethernet for network connectivity
- Lab 4
  - Demonstrate how to add an LCD panel to the board file



#### **Board Port Source Tree being used**

- Currently Source is derived from AM-SDK-05.04.01.00, the Port Tree will follow or track each SDK release
- A git tree has been setup for these labs on the host machines
- Using existing board file name and build methods
- Using the default kernel configuration supplied with the SDK





#### **Linux Board Port Exercise 1 - Overview**

- Goal: Introduce workshop attendees to a board template file that can be used later for a Linux board port
- How this is Demonstrated
  - Build a kernel using provided AM335x board template file, which has:
    - Base processor configuration for Linux, just serial console peripheral is initialized
    - This board will not completely boot... no peripheral is defined for a Root File System
- What is being done:
  - Examine the board file to see what is being initialized
- Perform the Lab



# Template Board File Anatomy

- Binds Linux to a particular target
- Interfaces with the OMAP2+ Machine Shared Common Code.
- Defines pin mux configuration
- The file contains device initialization functions and data.
- Defines the Machine ID and identifies to the Linux Kernel initialization functions





66



#### **Template Board File Elements MACHINE\_START – Key Interface To Kernel**

Defined in arch/arm/tools/mach-types, requires registration to get an id

```
MACHINE START(AM335XEVM, "am335xevm")
       /* Maintainer: Texas Instruments */
                       = 0x100,
        .atag offset
        .map io
                       = am335x evm map io, 🛧
                       = am33xx init early,
        .init early
        .init irq
                       = ti81xx init irq,
        .handle irq
                       = omap3 into handle irq,
        .timer
                       = &omap3 am33xx timer,
                       = am335x evm init,
        .init machine
MACHINE END
```

Boot Parameter Location (these are passed from u-boot)

```
static void init am335x evm map io(void)
       omap2 set globals am33xx();
        omapam33xx map common io();
```

arch/arm/mach-omap2/board-am335xevm.c

- The Machine Start Macro is used to indentify initialization functions to the Linux kernel.
- The am335x\_evm\_map\_io is declared locally in the board file.
- The am335x is define in the board file but calls common code to initialize the abstractions for the L3/L4 registers, this is existing code from the OMAP2+ Shared Common Code, no need to modify.

OMAP2 + Machine Shared Common Code arch/arch/mach-omap2

common.c - omap2 set globals am33xx() Registers the physical address for the:

- Control Module
- SDRAM Controller
- System Control Module
- Power and Reset Management
- Clock Management

<u>io.c</u> - omapam33xx map common io() Registers the physical address for the:

- L3 and L4 address range



# Template Board File Elements – (cont.) MACHINE\_START – Key Interface To Kernel

```
MACHINE START(AM335XEVM, "am335xevm")
        /* Maintainer: Texas Instruments */
        .atag offset
                       = 0x100.
                       = am335x evm map io,
        .map io
                       = am33xx init early,
        .init early
        .init irq
                       = ti81xx init irq,
        .handle irg
                       = omap3 intc handle irg,
        .timer
                       = &omap3 am33xx timer,
                       = am335x evm init,
        .init machine
MACHINE END
```

- The am33xx\_init\_early is a function within the OMAP2+ Shared common code.
- This is called directly from the common code without modification

OMAP2 Shared Common Code
arch/arch/mach-omap2

io.c - am335x\_init\_early()
Several SOC initialization functions:
global mapping
revision checking
feature checking
common init
voltage domains
prm init
power domains
clock mgmt instance init
hwmod init
hwmod init post setup
clock init



# **Board Template File Elements – (cont) MACHINE\_START – Key Interface To Kernel**

```
MACHINE START (AM335XEVM, "am335xevm")
       /* Maintainer: Texas Instruments */
        .atag offset
                     = 0x100.
        .map io
                     = am335x evm map io,
        .init_early = am33xx_init_early,
        .init irg
                       = ti81xx init irq,
        .handle irg
                       = omap3 into handle irq;
        .timer
                       = &omap3 am33xx timer,
        .init machine
                      = am335x evm init,
MACHINE END
```

 All three of these functions defined come from the OMAP2+ Shared Common Code, none of these needed to be modified. OMAP2 + Machine Shared Common Code arch/arch/mach-omap2

irg.c - ti81xx\_init\_irq()
Interrupt initialization function:
- sets up virtual mapping for int controller

irg.c - omap3\_intc\_handle\_irq()
Interrupt Handler function regtration with the kernel

timer.c - omap3\_am33xx\_timer
System timer definition

#### Template Board File Elements – (cont) MACHINE\_START – Key Interface To Kernel



• The am335x\_evm\_init() is defined by the developer, but uses several functions from the OMAP2 Common Code without modification.



#### Question

Within the kernel source, where is the am335xevm board file located?

arch/arm/mach-omap2



Do LAB 1.....

### **Linux Board Port Exercise 2 - Overview**

- Goal: Build on the template file demonstrating how to add the MMC peripheral to provide a Root file system
- How this is demonstrated:
  - Using the provided lab git tree branch that has the code additions necessary to enable MMC
  - With MMC enabled the root file system can now be mounted
- What is being done:
  - Explaining the code addition components
- Perform the Lab



## Steps to adding an MMC interface to target board file

- Review system info to see how peripheral is attached
- Pin Mux
  - Use the Pin Mux Utility to configure Pin Init data
- Device/Platform Initialization data
  - Some peripherals may not require init data
- Create Device Init function
- Add Device Init function to EVM Init Function





## How is the peripheral attached? – Schematic to Pin Mux Utility

 Beagle Bone Schematic



- Pin Mux Tool Capture
- Beagle Bone does not use the WP pin

#### Using the pin mux tool to is olate the pin necessary for mmc0

| Mode 0    | Mode 1 Mode 2 h |            | Mode 3      | Mode 4    | Mode 5   | Mode 6    | Mode 7    |
|-----------|-----------------|------------|-------------|-----------|----------|-----------|-----------|
| MMC0 DAT3 | GPMC A20        | UART4 CTSN | TIMER5 MUX0 | UART1 DCD | PR1 PRUO | PR1 PRU0  | GPI02[26] |
| MMC0_DAT2 | GPMC A21        | UART4 RTSN | TIMER6 MUX0 | UART1 DSR | PR1 PRU0 | PR1 PRU0  | GPI02[27] |
| MMC0_DAT1 | GPMC A22        | UARTS CTSN | UART3 RXD   | UART1 DTR | PR1 PRU0 | PR1 PRU0  | GPI02[28] |
| MMC0 DAT0 | GPMC A23        | UARTS RTSN | UART3 TXD   | UART1 RIN | PR1 PRU0 | PR1 PRU0  | GPI02[29] |
| MMCO CLK  | GPMC A24        | UART3 CTSN | UART2 RXD   | DCAN1 TX  | PR1 PRU0 | PR1 PRU0  | GPI02[30] |
| ммсо смр  | GPMC A25        | UART3 RTSN | UART2 TXD   | DCAN1 RX  | PR1 PRU0 | PR1 PRU0  | GPI02[31] |
| SPIO CS1  | UART3 RXD       | ECAP1 IN P | ммсо роw    | XDMA EVE  | MMCO SDC | EMU4 MUX1 | GPI00[6]  |
| MCASPO AC | EQEPOA IN       | MCASPO AX  | MCASP1 AC   | MMC0 SDW  | PR1 PRU0 | PR1 PRU0  | GPI03[18] |

Have simplified the pin mux tool to show the pins necessary for the mmc0 interface MMC0 pins for data, clk, cmd are being used from mode 0

GPIO 0.6 and GPIO 3.18 are being used for card detect and write protect respectively mode 7



## Lab 2 Board File Additions – Pin Mux Initialization Data

 Capture from the Pin Mux tool, AM3358
 ZCZ package Using the pin mux tool to isolate the pin necessary for mmc0

| Mode 0    | de 0 Mode 1 Mode 2 |            | Mode 3      | Mode 4    | Mode 5   | Mode 6    | Mode 7    |
|-----------|--------------------|------------|-------------|-----------|----------|-----------|-----------|
| MMC0_DAT3 | GPMC A20           | UART4 CTSN | TIMER5 MUX0 | UART1 DCD | PR1 PRUO | PR1 PRU0  | GPI02[26] |
| MMC0_DAT2 | GPMC A21           | UART4 RTSN | TIMER6 MUX0 | UART1 DSR | PR1 PRU0 | PR1 PRU0  | GPI02[27] |
| MMC0_DAT1 | GPMC A22           | UARTS CTSN | UART3 RXD   | UART1 DTR | PR1 PRU0 | PR1 PRU0  | GPI02[28] |
| MMC0_DAT0 | GPMC A23           | UARTS RTSN | UART3 TXD   | UART1 RIN | PR1 PRU0 | PR1 PRU0  | GPI02[29] |
| MMC0_CLK  | GPMC A24           | UART3 CTSN | UART2 RXD   | DCAN1 TX  | PR1 PRU0 | PR1 PRU0  | GPI02[30] |
| MMC0_CMD  | GPMC A25           | UART3 RTSN | UART2 TXD   | DCAN1 RX  | PR1 PRU0 | PR1 PRU0  | GPI02[31] |
| SPIO CS1  | UART3 RXD          | ECAP1 IN P | ммсо роw    | XDMA EVE  | MMCO SDC | EMU4 MUX1 | GPI00[6]  |
| MCASPO AC | EQEPOA IN          | MCASPO AX  | MCASP1 AC   | MMCO SDW  | PR1 PRU0 | PR1 PRU0  | GPI03[18] |

Have simplified the pin mux tool to show the pins necessary for the mmc0 interface MMC0 pins for data, clk, cmd are being used from mode 0 GPIO 0.6 and GPIO 3.18 are being used for card detect and write protect respectively mode 7

- Use existing pinmux\_config struct to create pin mux initialization data for mmc0
- Number of pins has to match

```
Pin Mux definition for MMC 0
```



Lab 2 Board File Additions – MMC Device Initialization Data

Init Data for MMC 0

```
/* Convert GPIO signal to GPIO pin number */
#define GPIO TO PIN(bank, gpio) (32 * (bank) + (gpio))
static struct omap2 hsmmc info am335x mmc[] initdata = {
                                 = 1,
                                 = MMC CAP 4 BIT DATA,
                .caps
                                = GPIO TO PIN(0, 6),
                .gpio cd
                . apio wp
                                = GPIO TO PIN(3, 18),
                                = MMC VDD 32 33 | MMC VDD 33 34, /* 3V3 */
                .ocr mask
        },
                                         /* will be set at runtime */
                 . TIME
                                         /* will be set at runtime */
                /* Terminator */
};
```



- MMC initialization structure to enable interface #1
- This init data is from EVM, BB does not use WP signal

- OMAP 2 mmc structure definition
- Only the elements used are shown, several more

```
struct omap2 hsmmc info {
 u8
         mme:
                    /* controller 1/2/3 */
 u32
                    /* 4/8 wires and any additional host
          caps;
                     * capabilities OR'd (ref. linux/mmc/host.h) */
          gpio cd; /* or -EINVAL */
                                       <Card Detect>
 int
 int
          qpio wp; /* or -EINVAL */
                                       <Write Protect>
 int
          ocr mask; /* temporary HACK */ <voltage range for slot>
```

arch/arm/mach-omap2/hsmmc.h - omap2\_hsmmc\_info

include/linux/mmc/host.h - capabilities definitions and voltage range definitions



## Initialization Function Call Sequence for MMC Enabling

 This sequence of code is adding in the MMC initialization code to the template file.

```
MACHINE START(AM335XEVM, "am335xevm")
    /* Maintainer: Texas Instruments */
    .ataq offset = 0 \times 100,
                = am335x_evm map io,
    .init early = am33xx init early,
    .init irq = ti81xx init irq,
    .handle irg = omap3 intc handle irg,
               - &omap3 am33xx timer.
    .init machine = am335x evm init.
                                                               static void init am335x evm init(void)
MACHINE END
                                                                   am33xx cpuidle init();
                                                                   am33xx mux init(NULL);
                                                                   omap serial initn:
                                                                   am335x rtc initn:
                                                                   clkout2 enable();
                                                                   omap sdrc init(NULL, NULL);
                                                                   /* Beagle Bone has Micro-SD slot which doesn't have Write Protect pin */
                                                                   am335x mmc[0].gpio wp = -EINVAL;
                                                                   mmc0 init();
         static void mmc0 init(void)
              setup pin mux(mmc0 pin mux);
              omap2 hsmmc init(am335x mmc);
              return;
                                                                       Registers MMC init data with
                                                                                 Linux
```

TEXAS INSTRUMENTS 78

### mmc0 initialization – did it work?

#### Did mmc0 messages show up in the console log or dmesg log?

```
[ 1.040191] Waiting for root device /dev/mmcblk0p2...
[ 1.078430] mmc0: host does not support reading read-only switch, assuming write-enable.
[ 1.089355] mmc0: new high speed SDHC card at address 1234
[ 1.095764] mmcblk0: mmc0:1234 SA04G 3.63 GiR
[ 1.102752] mmcblk0: p1 p2
[ 1.153137] kjournald starting. Commit interval 5 seconds
```

#### Did mmc0 show up in sysfs?

```
root@am335x-evm:~# ls -la /sys/devices/platform/omap/omap_hsmmc.0/
drwxr-xr-x 4 root
                                       0 Dec 28 09:46 .
drwxr-xr-x 29 root
                                       0 Dec 28 09:46 ...
                                       0 Dec 28 09:46 driver -> ../../bus/platform/drivers/omap_hsmmc
1 гыхгыхгых
           1 mont
drwxr-xr-x
                                       0 Dec 28 09:46 mmc host
             3 root
                       root
                                    4096 Dec 28 09:52 modalias
             1 root
                       root
           2 root
                                       0 Dec 28 09:52 power-
dr/wxr/=xr/=x
                       root
                                       0 Dec 28 09:46 subsystem -> ../../../bus/platform
1гыхгыхгых
            1 root
                       root
             1 root
                                    4096 Dec 28 09:46 uevent
                       root
```

#### Just for curiousity sake... did the root file system mount to mmc?

```
root@am355x=evm:" # mount
rootfs on / type rootfs (rw)
/dev/root on / type ext3 (rw,relatime,errors=continue,barrier=1,data=ordered)
proc on /proc type proc (rw,relatime)
tmpfs on /mnt/.splash type tmpfs (rw,relatime,size=40k)
sysfs on /sys type sysfs (rw,relatime)
none on /dev type tmpfs (rw,relatime,size=1024k,nr_inodes=8192,mode=755)
/dev/mmcblk0p2 on /media/mmcblk0p2 type ext3 (rw,relatime,errors=continue,barrier=1,data=ordered)
/dev/mmcblk0p1 on /media/mmcblk0p1 type vfst (rw,relatime,fmask=0022,dmask=0022,codepage=cp437,iocharset=iso8859-1,shortname=mixed,errors=remount-ro)
devyts on /dev/pts type devyts (rw,relatime,gid=520)
usbfs on /proc/bus/usb type usbfs (rw,relatime)
tmpfs on /var/volatile type tmpfs (rw,relatime,size=16384k)
tmpfs on /dev/shm type tmpfs (rw,relatime,mode=777)
tmpfs on /media/ram_type tmpfs (rw,relatime,size=16384k)
```



## git diff – Code Difference between template and mmc commit

- Code for MMC setup
- This code was extracted from Beagle Bone specific code from the SDK release.
- git tag result for linux board port tree
- git diff command for this commit

```
schuyler@morpheus:~/bp_linux/sitara-board-port-linux$ git tag
05.04.01.00-backlight
05.04.01.00-base
05.04.01.00-ethernet
05.04.01.00-lcd
05.04.01.00-mmc
05.04.01.00-remove-board-file
05.04.01.00-template
05.04.01.00-touchscreen
```

```
diff —git a/arch/arm/mach-omap2/board-am335xevm.c b/arch/arm/mach-omap2/board-am335xevm.c
index 22c2d71..c94e063 100644
— a/arch/arm/mach-onap2/board-an335xevm.c
+++ b/arch/arm/mach-onap2/board-am335xevm.c
@@ -65.6 +65.25 @@
 /* Header for code common to all OMAP2+ machines. */
 #include "common.h"
+/* Convert GPIO signal to GPIO pin number */
+#define GPIO_TO_PIN(bank, gpio) (32 * (bank) + (gpio))
+static struct omap2_hsmmc_info am335x_mmc[] __initdata = {
                                 = 1.
                                 = MMC CAP 4 BIT DATA.
                                 = GPIO TO PIN(0, 6).
                 .apio ed
                 .gpio_wp
                                 = GPIO_TO_PIN(3, 18),
                                 = MMC_VDD_32_33 | MMC_VDD_33_34, /* 3V3 */
                 .ocr_mask
                                         /* will be set at runtime */
                 _mmc
                                         /* will be set at runtime */
                 /* Terminator */
 /* module pin mux structure */
20 -73,6 +92,19 00 struct pinmux_config {
         int val; /* Options for the mux register value */
};
+/* Module pin mux for mmc0 */
+static struct pinmux_config mmc0_pin_mux[] = {
```

git diff 05.04.01.00-template..05.04.01.00-mmc



## git diff – Code Difference between template and mmc commit (cont)

- Code for MMC setup
- Pin mux was started on previous page
- This code was extracted from Beagle Bone specific code from the SDK release.

```
"mmcO_dat3.mmcO_dat3", OMAP_MUX_MODEO | AM33XX_PIN_INPUT_PULLUP},
          "mmcO_dat2.mmcO_dat2", OMAP_MUX_MODEO | AM33XX_PIN_INPUT_PULLUP},
          "mmcO_dat1.mmcO_dat1", OMAP_MUX_MODEO | AM33XX_PIN_INPUT_PULLUP},
          "mmc0_dat0.mmc0_dat0", OMAP_MUX_MODE0 | AM33XX_PIN_INPUT_PULLUP},
          "mmc0_clk.mmc0_clk".
                                 -OMAP_MUX_MODEO | AM33XX_PIN_INPUT_PULLUP},
          "mmcO_cmd,mmcO_cmd", OMAP_MUX_MODEO | AM33XX_PIN_INPUT_PULLUP},
         ("mcasp0_aclkr.mmc0_sdwp", OMAP_MUX_MODE7 | AM33XX_PIN_INPUT_PULLUP},
         {"spi0_cs1.mmc0_sdcd", OMAP_MUX_MODE7 | AM33XX_PIN_INPUT_PULLUP},
         {NULL, 0}.
* @pin_mux - single module pin-mux structure which defines pin-mux
                         details for all its pins.
@@ -92,6 +124,14 @@ static struct pinmux_config clkout2_pin_mux[] = {
         {NULL, 0}.
}:
+static void mmcO_init(void)
        setup_pin_mux(mmc0_pin_mux):
        omap2_hsmmc_init(am335x_mmc);
        return:
static void __init clkout2_enable(void)
        struct clk *ck 32:
@@ -233,6 +273,10 @@ static void __init am335x_evm_init(void)
    clkout2_enable();
    omap_sdrc_init(NULL, NULL);
    /* Beagle Bone has Micro-SD slot which doesn't have Write Protect pin */
    am335x\_mmc[0].gpio\_wp = -EINVAL;
        mmc0_init():
```

## git diff – Code Difference between template and mmc commit (cont)

- Code for MMC setup
- Note this looks like a repeat from previous page, only these lines are different...
- How is mmc0\_init() called?
- This code was extracted from Beagle Bone specific code from the SDK release.
- use "q" to quit

```
OMAP_MUX_MODEO | AM33XX_PIN_INPUT_PULLUP},
          "mmcO_cmd.mmcO_cmd", OMAP_MUX_MODEO | AM33XX_PIN_INPUT_PULLUP}.
          "mcasp0_ac1kr,mmc0_sdwp", OMAP_MUX_MODE7 | AM33XX_PIN_INPUT_PULLUP},
          "spi0_cs1.mmc0_sdcd", OMAP_MUX_MODE7 | AM33XX_PIN_INPUT_PULLUP},
         {NULL, 0}.
  @pin_mux - single module pin-mux structure which defines pin-mux
                         details for all its pins.
   -92,6 +124,14 @@ static struct pinmux_config clkout2_pin_mux[] = {
         {NULL, 0},
}:
+static void mmc0 init(void)
         setup_pin_mux(mmc0_pin_mux);
        omap2_hsmmc_init(am335x_mmc);
         return:
 static void __init clkout2_enable(void)
         struct clk *ck_32;
@@ -233,6 +273,10 @@ static void __init am335x_evm_init(void)
    clkout2 enable():
    omap_sdrc_init(NULL, NULL);
    /* Beagle Bone has Micro-SD slot which doesn't have Write Protect pin */
     am335x_mmc[0]_{gpio_wp} = -EINVAL:
        mmc0 init():
static void __init am335x_evm_map_io(void)
```

## Do LAB 2.....

## **Lab 2 Summary**

- Added code to the board port template file to handle pin mux, MMC controller initialization and evm initialization function.
- All changes happened within the board file



### **Linux Board Port Exercise 3 - Overview**

- Goal: Build onto the template file again adding Ethernet for Network connectivity
- How this is demonstrated:
  - Using the lab git tree branch with the code additions necessary to enable
     Ethernet
  - With Ethernet enabled Remote Matrix will be brought up on the browser on the Host machine
- What is being done:
  - Explaining the code addition components (in multiple files this time)
- Perform the Lab



## Steps to adding Ethernet to target board file

- Review system info to see how peripheral is attached
- Pin Mux
  - Use the Pin Mux Utility to configure Pin Init data
- Device/Platform Initialization data
  - None required for this integration
- Create Device Init function
  - Additional Init code required outside the board file
- Add Device Init Function to EVM Init Function









## Pin Mux Utility and pinmux config struct

- Pin Mux tool capture for MII interface
- While the tool shows GMII this is the MII interface, doc bug in tool

| Pad Config. | Bot/Top Ball | IO Power     | Mode 0       | Mode 1     |
|-------------|--------------|--------------|--------------|------------|
| I IEN PD    | H16 / -      | VDDSHV5=3.3V | GMII1 COL    | RMII2 REFI |
| I IEN PD    | H17 / -      | VDDSHV5=3.3V | GMII1 CRS    | RMII1 CRS  |
| I IEN PD    | J15 / -      | VDDSHV5=3.3V | GMII1 RXER   | RMII1 RXE  |
| O IDIS PD   | J16 / -      | VDDSHV5=3.3V | GMII1 TXEN   | RMII1 TXEI |
| I IEN PD    | J17 / -      | VDDSHV5=3.3V | GMII1 RXDV   | LCD MEMO   |
| O IDIS PD   | J18 / -      | VDDSHV5=3.3V | GMII1 TXD3   | DCANO TX   |
| O IDIS PD   | K15 / -      | VDDSHV5=3.3V | GMII1 TXD2   | DCANO RX   |
| O IDIS PD   | K16 / -      | VDDSHV5=3.3V | GMII1 TXD1   | RMII1 TXD: |
| O IDIS PD   | K17 / -      | VDDSHV5=3.3V | GMII1 TXD0   | RMII1 TXD( |
| I IEN PD    | K18 / -      | VDDSHV5=3.3V | GMII1 TXCLK  | UART2 RXI  |
| I IEN PD    | L18 / -      | VDDSHV5=3.3V | GMII1 RXCLK  | UART2 TXD  |
| I IEN PD    | L17 / -      | VDDSHV5=3.3V | GMII1 RXD3   | UART3 RXE  |
| I IEN PD    | L16 / -      | VDDSHV5=3.3V | GMII1 RXD2   | UART3 TXD  |
| I IEN PD    | L15 / -      | VDDSHV5=3.3V | GMII1 RXD1   | RMII1 RXD  |
| I IEN PD    | M16 / -      | VDDSHV5=3.3V | GMII1 RXD0   | RMII1 RXD  |
| IO IEN PD   | H18 / -      | VDDSHV5=3.3V | RMII1 REFCLK | XDMA EVE   |
| IO IEN PU   | M17 / -      | VDDSHV5=3.3V | MDIO DATA    | TIMER6 ML  |
| O IDIS PU   | M18 / -      | VDDSHV5=3.3V | MDIO CLK     | TIMER5 ML  |

Pin Mux definition for Ethernet using the MII interface

```
/* Module pin mux for mii1 */
static struct pinmux config mii1 pin mux[] = {
        {"mii1 rxerr.mii1 rxerr", OMAP MUX MODEO | AM33XX PIN INPUT PULLDOWN},
        {"mii1 txen.mii1 txen", OMAP MUX MODEO | AM33XX PIN OUTPUT},
        {"mii1 rxdv.mii1 rxdv", OMAP MUX MODEO | AM33XX PIN INPUT PULLDOWN},
        {"mii1 txd3.mii1 txd3", OMAP MUX MODEO | AM33XX PIN OUTPUT},
        {"mii1 txd2.mii1 txd2", OMAP MUX MODEO | AM33XX PIN OUTPUT},
        {"mii1 txd1.mii1 txd1", OMAP MUX MODEO | AM33XX PIN OUTPUT},
        {"mii1 txd0.mii1 txd0", OMAP MUX MODEO | AM33XX PIN OUTPUT},
        {"mii1 txclk.mii1 txclk", OMAP MUX MODEO | AM33XX PIN INPUT PULLDOWN},
        {"mii1 rxclk.mii1 rxclk", OMAP MUX MODEO | AM33XX PIN INPUT PULLDOWN},
        {"mii1 rxd3.mii1 rxd3", OMAP MUX MODEO | AM33XX PIN INPUT PULLDOWN},
        {"mii1 rxd2.mii1 rxd2", OMAP MUX MODEO | AM33XX PIN INPUT PULLDOWN},
        {"mii1 rxd1.mii1 rxd1", OMAP MUX MODEO | AM33XX PIN INPUT PULLDOWN},
        {"mii1 rxd0.mii1 rxd0", OMAP MUX MODEO | AM33XX PIN INPUT PULLDOWN},
        {"mdio data.mdio data", OMAP MUX MODEO | AM33XX PIN INPUT PULLUP},
        {"mdio clk.mdio clk", OMAP MUX MODEO | AM33XX PIN OUTPUT PULLUP},
        {NULL, 0},
```

 This demonstrates how the Pin Mux utility can assist in filling out the pinmux\_config structure



## devices.c - code addition outside of board file

- Reason This is code added to devices.c to supplement existing am33x\_cpsw\_init, does not require eeprom support.
- Reads the MAC IDs
- Sets the PHY type
- Registers MDIO
- Register CPSW with Linux kernel

Added this function to devices.c to initialize ethernet peripheral, not a TI target board

```
void am33xx cpsw init generic(unsigned int phy type, unsigned int gigen)
      u32 mac lo, mac hi;
      mac lo = omap ctrl readl(TI81XX CONTROL MAC IDO LO);
      mac hi = omap ctrl readl(TI81XX CONTROL MAC IDO HI);
      am33xx cpsw slaves[0].mac addr[0] = mac hi & 0xFF;
      am33xx cpsw slaves[0].mac addr[1] = (mac hi & 0xFF00) >> 8;
      am33xx cpsw slaves[0].mac addr[2] = (mac hi & 0xFF0000) >> 16;
      am33xx cpsw slaves[0].mac addr[3] = (mac hi & 0xFF000000) \gg 24;
      am33xx cpsw slaves[0].mac addr[4] = mac lo & 0xFF;
      am33xx cpsw slaves[0].mac addr[5] = (mac lo & 0xFF00) >> 8;
      mac lo = omap ctrl readl(TI81XX CONTROL MAC ID1 L0);
      mac hi = omap ctrl readl(TI81XX CONTROL MAC ID1 HI);
      am33xx cpsw slaves[1].mac addr[0] = mac hi & 0xFF;
      am33xx cpsw slaves[1].mac addr[1] = (mac hi & 0xFF00) >> 8;
      am33xx cpsw slaves[1].mac addr[2] = (mac hi & 0xFF0000) >> 16;
      am33xx cpsw slaves[1].mac addr[3] = (mac hi & 0xFF000000) \gg 24;
      am33xx cpsw slaves[1].mac addr[4] = mac lo & 0xFF;
      am33xx cpsw slaves[1].mac addr[5] = (mac lo & 0xFF00) >> 8;
       raw writel(phy type,
                 AM33XX CTRL REGADDR(MAC MII SEL));
      memcpy(am33xx cpsw pdata.mac addr,
                  am33xx cpsw slaves[0].mac addr, ETH ALEN);
      platform device register(&am33xx cpsw mdiodevice);
      platform device register(&am33xx cpsw device);
      clk add alias(NULL, dev name(&am33xx cpsw mdiodevice.dev),
                  NULL, &am33xx cpsw device.dev);
```



### **Ethernet Device Init** and **EVM Init functions**

• The MII init function – call pin mux setup.

#### Ethernet Initialization function

```
static void mii1_init(void)
{
          setup_pin_mux(mii1_pin_mux);
          return;
}
```

EVM Init function (simplified for discussion purposes, just the added part for Ethernet)

```
/* Called as part of board initialization, defined in MACHINE_START */
static void __init am335x_evm_init(void)
{
.
.
.
.
.
. mii1_init();
   am33xx_cpsw_init_generic(MII_MODE_ENABLE,gigabit_enable);
}
```

The EVM init function – calls mii1\_init and the cpsw init function.



### Ethernet Initialization – Did it work?

#### Was an IP address obtained?

```
root@am335x-evm:~# ifconfig -a
         Link encap:Ethernet HWaddr 40:5F:C2:76:86:1A
         inet addr:128.247.107.4 Boast:0.0.0.0 Mask:255.255.254.0
         UP BROADCAST RUNNING ALLMULTI MULTICAST MTU:1500 Metric:1
         RX packets:14495 errors:0 dropped:5377 overruns:0 frame:0
         TX packets:2 errors:0 dropped:0 overruns:0 carrier:0
         collisions:0 txqueuelen:1000
         RX butes:1538756 (1.4 MiB) TX butes:1180 (1.1 KiB)
         Interrupt:40
         Link encaptLocal Loopback
          inet addr:127.0.0.1 Mask:255.0.0.0
         UP LOOPBACK RUNNING MTU:16436 Metric:1
         RX packets:0 errors:0 dropped:0 overruns:0 frame:0
         TX packets:0 errors:0 dropped:0 overruns:0 carrier:0
         collisions:0 txqueuelen:0
         RX butes:0 (0.0 B) TX butes:0 (0.0 B)
```

#### Did the PHY message show in the console or dmesg log?

```
[ 12.288146]
[ 12.288177] CPSW phy found : id is : 0x7c0f1
[ 12.294921] PHY 0:01 not found
eth0 no wireless extensions.

udhcpc (v1.13.2) started
Sending discover...
[ 15.2885/4] PHY: 0:00 - Link is Up - 100/-ull
Sending discover...
Sending select for 128.247.107.4...
Lease of 128.247.107.4 obtained, lease time 28800
adding dns 128.247.5.10
adding dns 157.170.147.7
```

#### Can ping another machine on the network?

```
root@am335x-e/m:~# ping 128.247.106.201

PING 128.247.106.201 (128.247.106.201): 56 data bytes

64 bytes from 128.247.106.201: seq=0 ttl=64 time=0.580 ms

64 bytes from 128.247.106.201: seq=1 ttl=64 time=0.244 ms

64 bytes from 128.247.106.201: seq=2 ttl=64 time=0.214 ms

64 bytes from 128.247.106.201: seq=3 ttl=64 time=0.183 ms

64 bytes from 128.247.106.201: seq=4 ttl=64 time=0.275 ms
```



Do LAB 3.....

### Lab 3 summary

- Followed the steps of system attach review, pin mux config, device init to evm init
- Had to add additional code outside the board file to support initializing the cpsw for a generic case



### **Linux Board Port Exercise 4 - Overview**

- Goal: Build onto the template file again adding support for an LCD panel
- How this is demonstrated:
  - Using the lab git tree tagged branch with code additions necessary to enable an LCD Panel
- What is being done:
  - Explaining the code addition components (multiple files this time)
- Perform the Lab



## Steps to adding an LCD Panel to target board file

- Review the system
  - 3 interfaces used: PWM (backlight), LCD, Touch Screen
- Pin Mux
  - Use the Pin Mux Utility to configure Pin Init data
- Device/Platform Initialization data?
  - Backlight , LCD and Touch screen all have initialization data
- Create Device Init function initializes all 3 components
- Add Device init to board\_init





### **LCD Panel Functional Components**



- LCD is the same 7" panel currently found on the EVM
- The respective controllers require data initialization

## LCD Panel Pin Mux Initialization

```
/* Module pin mux for Beagleboard 7" LCD cape */
static struct pinmux config bbcape7 pin mux[] = {
      {"lcd data0.lcd data0",
                                    OMAP MUX MODEO | AM33XX PIN OUTPUT
            | AM33XX PULL DISA},
      {"lcd data1.lcd data1",
                                    OMAP MUX MODEO | AM33XX PIN OUTPUT
            | AM33XX PULL DISA},
      {"1cd data2.1cd data2",
                                    OMAP MUX MODEO | AM33XX PIN OUTPUT
            | AM33XX PULL DISA},
      {"lcd data3.lcd data3",
                                    OMAP MUX MODEO | AM33XX PIN OUTPUT
            | AM33XX PULL DISA},
      {"lcd data4.lcd data4",
                                    OMAP MUX MODEO | AM33XX PIN OUTPUT
            | AM33XX PULL DISA},
      {"lcd data5.lcd data5",
                                    OMAP MUX MODEO | AM33XX PIN OUTPUT
            | AM33XX PULL DISA},
      {"lcd data6.lcd data6",
                                    OMAP MUX MODEO | AM33XX PIN OUTPUT
            | AM33XX PULL DISA},
      {"lcd data7.lcd data7",
                                    OMAP MUX MODEO | AM33XX PIN OUTPUT
            | AM33XX PULL DISA},
      {"lcd data8.lcd data8",
                                    OMAP MUX MODEO | AM33XX PIN OUTPUT
            | AM33XX PULL DISA},
                                    OMAP MUX MODEO | AM33XX PIN OUTPUT
      {"lcd data9.lcd data9",
            | AM33XX PULL DISA},
                                    OMAP MUX MODEO | AM33XX PIN OUTPUT
      {"lcd data10.lcd data10",
            | AM33XX PULL DISA},
      {"lcd data11.lcd data11",
                                    OMAP MUX MODEO | AM33XX PIN OUTPUT
            | AM33XX PULL DISA},
      {"lcd data12.lcd data12",
                                    OMAP MUX MODEO | AM33XX PIN OUTPUT
            I AM33XX PULL DISA).
      {"lcd data13.lcd data13",
                                    OMAP MUX MODEO | AM33XX PIN OUTPUT
            | AM33XX PULL DISA},
                                    OMAP MUX MODEO | AM33XX PIN OUTPUT
      {"lcd data14.lcd data14",
            | AM33XX PULL DISA},
      {"lcd data15.lcd data15",
                                    OMAP MUX MODEO | AM33XX PIN OUTPUT
            | AM33XX PULL DISA},
      {"led vsync.led vsync",
                                    OMAP MUX MODEO | AM33XX PIN OUTPUT},
      {"lcd hsync.lcd hsync",
                                    OMAP MUX MODEO | AM33XX PIN OUTPUT},
                                    OMAP MUX MODEO | AM33XX PIN OUTPUT } ,
      {"led pelk.led pelk",
      {"lcd ac bias en.lcd ac bias en", OMAP MUX MODEO | AM33XX PIN OUTPUT},
      {"ecap0 in pwm0 out.qpio0 7", OMAP MUX MODE7 | AM33XX PIN OUTPUT}, // AVDD EN
      {NULL, 0},
```

| Pad Config. | Bot/Top Ball     | IO Power     | Mode 0         |
|-------------|------------------|--------------|----------------|
| IO IEN OFF  | R1/-             | VDDSHV6=3.3V | LCD DATA0      |
| IO IEN OFF  | R2 / -           | VDDSHV6=3.3V | LCD_DATA1      |
| IO IEN OFF  | R3 / -           | VDDSHV6=3.3V | LCD_DATA2      |
| IO IEN OFF  | R4 / -           | VDDSHV6=3.3V | LCD DATA3      |
| IO IEN OFF  | T1 /-            | VDDSHV6=3.3V | LCD DATA4      |
| IO IEN OFF  | T2 / -           | VDDSHV6=3.3V | LCD DATA5      |
| IO IEN OFF  | T3 / -           | VDDSHV6=3.3V | LCD DATA6      |
| IO IEN OFF  | T4 / -           | VDDSHV6=3.3V | LCD DATA7      |
| IO IEN OFF  | U1/-             | VDDSHV6=3.3V | LCD DATA8      |
| IO IEN OFF  | U2/-             | VDDSHV6=3.3V | LCD DATA9      |
| IO IEN OFF  | U3/-             | VDDSHV6=3.3V | LCD_DATA10     |
| IO IEN OFF  | U4 / -           | VDDSHV6=3.3V | LCD_DATA11     |
| IO IEN OFF  | IO IEN OFF V2 /- |              | LCD_DATA12     |
| IO IEN OFF  | V3/-             | VDDSHV6=3.3V | LCD DATA13     |
| IO IEN OFF  | V4 / -           | VDDSHV6=3.3V | LCD_DATA14     |
| IO IEN OFF  | T5 / -           | VDDSHV6=3.3V | LCD DATA15     |
| O IDIS OFF  | U5 / -           | VDDSHV6=3.3V | LCD VSYNC      |
| O IDIS OFF  | R5 / -           | VDDSHV6=3.3V | LCD HSYNC      |
| O IDIS OFF  | V5/-             | VDDSHV6=3.3V | LCD PCLK       |
| O IDIS OFF  | R6 / -           | VDDSHV6=3.3V | LCD AC BIAS EN |

 Pin Mux Tool capture for the LCD Panel



### **LCD Touch Screen Pin Mux Initialization**

- Pin Mux Capture of Pins used for Touch Screen
- 4 Wire Resistive touch
- 2 Wire for Voltage reference
- Pin connections are determined by schematic reference

| Pad Config. | . Bot/Top Ball | IO Power  | Mode 0 | Mode 1 | Mode 2 | Mode 3 | Mode 4 | Mode 5 | Mode 6 | Mode 7 |
|-------------|----------------|-----------|--------|--------|--------|--------|--------|--------|--------|--------|
| I IEN OFF   | A7 / -         | VDDA ADC= | AIN3   |        |        |        |        |        |        |        |
| I IEN OFF   | B7 / -         | VDDA ADC= | AIN2   |        |        |        |        |        |        |        |
| I IEN OFF   | C7 / -         | VDDA ADC= | AIN1   |        |        |        |        |        |        |        |
| I IEN OFF   | B6 / -         | VDDA ADC= | AINO   |        |        |        |        |        |        |        |
| I IEN OFF   | B9 / -         | VDDA ADC= | VREFP  |        |        |        |        |        |        |        |
| I IEN OFF   | A9 / -         | VDDA ADC= | VREFN  |        |        |        |        |        |        |        |

```
/* Module pin mux for touchscreen controller */
static struct pinmux config tsc pin mux[] = {
                              OMAP MUX MODEO | AM33XX INPUT EN},
      {"ain0.ain0",
      {"ain1.ain1",
                              OMAP MUX MODEO | AM33XX INPUT EN } ,
      {"ain2.ain2",
                              OMAP MUX MODEO | AM33XX INPUT EN } ,
      {"ain3.ain3",
                              OMAP MUX MODEO | AM33XX INPUT EN } ,
      {"vrefp.vrefp",
                              OMAP MUX MODEO | AM33XX INPUT EN},
                              OMAP MUX MODEO | AM33XX INPUT EN},
      {"vrefn.vrefn",
      {NULL, 0},
};
```



## **LCD Back Light Pin Mux Initialization**

- Just a single pin used for the backlight.
- This is a pwm signal that is used to control brightness

| Pad Config. | Bot/Top Ball | IO Power     | Mode 0       | Mode 1     | Mode 2     | Mode 3      | Mode 4        | Mode 5        | Mode 6      | Mode 7    |
|-------------|--------------|--------------|--------------|------------|------------|-------------|---------------|---------------|-------------|-----------|
| O IDIS PD   | U14 / -      | VDDSHV3=3.3V | GPMC A2 MUX0 | GMII2 TXD3 | RGMII2 TD3 | MMC2 DAT1 M | GPMC A18 MUX0 | PR1 MII1 TXD2 | EHRPWM1A MU | GPI01[18] |



### Add LCD Panel - Data Initialization

```
/* Define display configuration */
static struct lcd ctrl config bbcape7 cfg = {
     &bbcape7 panel,
      .ac bias
                        = 255.
      .ac bias intrpt
                              = 0,
      .dma burst sz
                              = 16,
      .bpp
                        = 16,
      .fdd
                        = 0x80,
      .tft alt mode
                              = 0.
      .stn 565 mode
      .mono 8bit mode
                              = 0,
      .invert line clock
                              = 1,
      .invert frm clock = 1,
      .sync edge
                        = 0,
      .sync ctrl
                        = 1,
      .raster order
                              = 0,
```

- This configures the registers in the LCD Controller.
- The datasheet for LCD will provide information (to name a few)
  - BPP
  - Clock polarity
  - Data Format
  - DMA

```
struct lcd ctrl config {
      const struct display panel *p disp panel;
      /* AC Bias Pin Frequency */
      int ac bias;
      /* AC Bias Pin Transitions per Interrupt */
      int ac bias intrpt;
      /* DMA burst size */
      int dma burst sz;
      /* Bits per pixel */
      int bpp;
      /* FIF0 DMA Request Delay */
      int fdd:
      /* TFT Alternative Signal Mapping (Only for active) */
      unsigned char tft alt mode;
      /* 12 Bit Per Pixel (5-6-5) Mode (Only for passive) */
      unsigned char stn 565 mode;
      /* Mono 8-bit Mode: 1=D0-D7 or 0=D0-D3 */
      unsigned char mono 8bit mode;
      /* Invert line clock */
      unsigned char invert line clock;
      /* Invert frame clock */
      unsigned char invert frm clock;
      /* Horizontal and Vertical Sync Edge: 0=rising 1=falling */
      unsigned char sync edge;
      /* Horizontal and Vertical Sync: Control: 0=ignore */
      unsigned char sync ctrl;
      /* Raster Data Order Select: 1=Most-to-least 0=Least-to-most */
      unsigned char raster order;
      /* DMA FIFO threshold */
      int fifo th;
};
                                                               100
```



## LCD Panel Initialization data used by the LCDC

```
struct da8xx panel {
        const char
                                         /* Full name <vendor> <model> */
                        name [25];
        unsianed short
                        width:
        unsigned short
                        height;
        int
                        hfp;
                                         /* Horizontal front porch */
        int
                        hbp;
                                         /* Horizontal back porch */
        int
                        hsw:
                                         /* Horizontal Sync Pulse Width */
        int
                        vfp;
                                         /* Vertical front porch */
        int
                        ybp;
                                         /* Vertical back porch */
                                         /* Vertical Sync Pulse Width */
        int
                        vsw;
        unsigned int
                        pxl clk;
                                         /* Pixel clock */
                        invert pxl clk; /* Invert Pixel clock */
        unsigned char
};
```

drivers/video/da8xx-fb.c

drivers/video/da8xx-fb.c

- LCD Panel interfacing numbers have to be added in the da8xx-fb.c if they are not alreay defined.
- These numbers are derived from the datasheet for the panel (to name a few)
  - Screen resolution
  - Timings
  - Pixel Clock and Polarity



### **Backlight Initialization Data**

PWM is used to control the LCD Panel Brightness

```
/* LCD backlight platform Data */
#define AM335X_BACKLIGHT_MAX_BRIGHTNESS 100
#define AM335X_BACKLIGHT_DEFAULT_BRIGHTNESS 50
#define AM335X_PWM_PERIOD_NANO_SECONDS (1000000 * 5)
```



### **LCD** Init Function

- The steps are:
  - Pin mux setup
  - Assign a GPIO to support VDD\_en to the LCD
    - Refer to schematic on which to use
  - Define PLL value for the pixel clock
  - Register with the kernel

```
/* Configure display pll */
static int __init conf_disp_pll(int rate)
{
    struct clk *disp_pll;
    int ret = -EINVAL;

    disp_pll = clk_get(NULL, "dpll_disp_ck");
    if (IS_ERR(disp_pll)) {
        pr_err("Cannot clk_get disp_pll\n");
        goto out;
    }

    ret = clk_set_rate(disp_pll, rate);
    clk_put(disp_pll);
out:
    return ret;
}
```

## **LCD Clocking Layout**



$$LCD\_PCLK = \frac{LCD\_CLK}{CLKDIV}$$



## **Touch Screen and Backlight Init Functions**

 These init functions call the pin mux config function with the earlier defined initialized structures

```
/* Enable ehrpwm for backlight control */
static void enable_ehrpwm1(void)
{
    ehrpwm_backlight_enable = true;
    setup_pin_mux(ehrpwm_pin_mux);
}
```



## LCD Init Sequence in the EVM Init function

- Calling three functions, initialization of
  - Backlight
  - LCD
  - touchscreen

Do LAB 4.....

## **Summary Lab 4**

- LCD required 3 functions to be configured, Backlight, Touch Screen and LCDC
  - required device initialization data
  - required init functions
  - required pin mux configurations
- Made additions to the board file and the frame buffer support file



## So.... does it work yet? Works Enough!



## **Thank You**



# Additional Information Sources for Post Workshop Review