

# **Crypto Device Drivers**

Release 16.11.0

# CONTENTS

| ١. | Crypto Device Supported Functionality Matrices                                                                                      | ı                |
|----|-------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 2  | AESN-NI Multi Buffer Crytpo Poll Mode Driver  2.1 Features 2.2 Limitations 2.3 Installation 2.4 Initialization                      | 3<br>3<br>4<br>4 |
| 3  | AES-NI GCM Crypto Poll Mode Driver  3.1 Features                                                                                    | <b>5</b> 5 6     |
| 4  | 4.2 Limitations                                                                                                                     | 7<br>7<br>7<br>8 |
| 5  | OpenSSL Crypto Poll Mode Driver         5.1 Features          5.2 Installation          5.3 Initialization          5.4 Limitations | 9                |
| 6  | Null Crypto Poll Mode Driver  6.1 Features  6.2 Limitations  6.3 Installation  6.4 Initialization                                   | 11<br>11         |
| 7  | SNOW 3G Crypto Poll Mode Driver  7.1 Features  7.2 Limitations  7.3 Installation  7.4 Initialization                                | 13<br>13         |
| 8  | Intel(R) QuickAssist (QAT) Crypto Poll Mode Driver  8.1 Features  8.2 Limitations                                                   |                  |

|   | 8.4<br>8.5 | Installation Installation using 01.org QAT driver Installation using kernel.org driver Binding the available VFs to the DPDK UIO driver | 16<br>18 |
|---|------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------|
| 9 | ZUC        | Crypto Poll Mode Driver                                                                                                                 | 22       |
|   | 9.1        | Features                                                                                                                                | 22       |
|   | 9.2        | Limitations                                                                                                                             | 22       |
|   | 9.3        | Installation                                                                                                                            | 22       |
|   | 94         | Initialization                                                                                                                          | 23       |

# **CRYPTO DEVICE SUPPORTED FUNCTIONALITY MATRICES**

# Supported Feature Flags

| Feature Flags                  | qat           | null  | aesni_ml     | aesni_gcr | nsnow3g | ka-  |
|--------------------------------|---------------|-------|--------------|-----------|---------|------|
|                                |               |       |              |           |         | sumi |
| RTE_CRYPTODEV_FF_SYMMETRIC_CR  | l             |       | Х            | Х         | Х       | Х    |
| RTE_CRYPTODEV_FF_ASYMMETRIC_C  |               |       |              |           |         |      |
| RTE_CRYPTODEV_FF_SYM_OPERATION | N <u>x</u> CH | Alvin | l <b>G</b> i | Х         | Х       | Х    |
| RTE_CRYPTODEV_FF_CPU_SSE       |               |       | Х            | Х         | Х       | Х    |
| RTE_CRYPTODEV_FF_CPU_AVX       |               |       | Х            | Х         | Х       | Х    |
| RTE_CRYPTODEV_FF_CPU_AVX2      |               |       | Х            | Х         |         |      |
| RTE_CRYPTODEV_FF_CPU_AESNI     |               |       | Х            | Х         |         |      |
| RTE_CRYPTODEV_FF_HW_ACCELERAT  | ΕxD           |       |              |           |         |      |

# Supported Cipher Algorithms

| Cipher Algorithms | qat | null | aesni_mb | aesni_gcm | snow3g | kasumi |
|-------------------|-----|------|----------|-----------|--------|--------|
| NULL              |     | х    |          |           |        |        |
| AES_CBC_128       | Χ   |      | Х        |           |        |        |
| AES_CBC_192       | Χ   |      | х        |           |        |        |
| AES_CBC_256       | Χ   |      | Х        |           |        |        |
| AES_CTR_128       | Χ   |      | Х        |           |        |        |
| AES_CTR_192       | Х   |      | Х        |           |        |        |
| AES_CTR_256       | Х   |      | х        |           |        |        |
| SNOW3G_UEA2       | Χ   |      |          |           | Х      |        |
| KASUMI_F8         |     |      |          |           |        | Х      |

Supported Authentication Algorithms

| Cipher Algorithms | qat | null | aesni_mb | aesni_gcm | snow3g | kasumi |
|-------------------|-----|------|----------|-----------|--------|--------|
| NONE              |     | Х    |          |           |        |        |
| MD5               |     |      |          |           |        |        |
| MD5_HMAC          |     |      | х        |           |        |        |
| SHA1              |     |      |          |           |        |        |
| SHA1_HMAC         | Χ   |      | х        |           |        |        |
| SHA224            |     |      |          |           |        |        |
| SHA224_HMAC       |     |      | х        |           |        |        |
| SHA256            |     |      |          |           |        |        |
| SHA256_HMAC       | Χ   |      | Х        |           |        |        |
| SHA384            |     |      |          |           |        |        |
| SHA384_HMAC       |     |      | х        |           |        |        |
| SHA512            |     |      |          |           |        |        |
| SHA512_HMAC       | Χ   |      | Х        |           |        |        |
| AES_XCBC          | Χ   |      | х        |           |        |        |
| SNOW3G_UIA2       | Х   |      |          |           | Х      |        |
| KASUMI_F9         |     |      |          |           |        | Х      |

# Supported AEAD Algorithms

| AEAD Algorithms | qat | null | aesni_mb | aesni_gcm | snow3g | kasumi |
|-----------------|-----|------|----------|-----------|--------|--------|
| AES_GCM_128     | Х   |      | х        |           |        |        |
| AES_GCM_192     | Х   |      |          |           |        |        |
| AES_GCM_256     | х   |      |          |           |        |        |

# **AESN-NI MULTI BUFFER CRYTPO POLL MODE DRIVER**

The AESNI MB PMD (**librte\_pmd\_aesni\_mb**) provides poll mode crypto driver support for utilizing Intel multi buffer library, see the white paper Fast Multi-buffer IPsec Implementations on Intel® Architecture Processors.

The AES-NI MB PMD has current only been tested on Fedora 21 64-bit with gcc.

# 2.1 Features

AESNI MB PMD has support for:

Cipher algorithms:

- RTE\_CRYPTO\_CIPHER\_AES128\_CBC
- RTE\_CRYPTO\_CIPHER\_AES192\_CBC
- RTE CRYPTO CIPHER AES256 CBC
- RTE\_CRYPTO\_CIPHER\_AES128\_CTR
- RTE\_CRYPTO\_CIPHER\_AES192\_CTR
- RTE\_CRYPTO\_CIPHER\_AES256\_CTR

# Hash algorithms:

- RTE\_CRYPTO\_HASH\_SHA1\_HMAC
- RTE\_CRYPTO\_HASH\_SHA256\_HMAC
- RTE\_CRYPTO\_HASH\_SHA512\_HMAC

# 2.2 Limitations

- Chained mbufs are not supported.
- Hash only is not supported.
- · Cipher only is not supported.
- Only in-place is currently supported (destination address is the same as source address).
- Only supports session-oriented API implementation (session-less APIs are not supported).

Not performance tuned.

#### 2.3 Installation

To build DPDK with the AESNI\_MB\_PMD the user is required to download the mult- buffer library from here and compile it on their user system before building DPDK. When building the multi-buffer library it is necessary to have YASM package installed and also requires the overriding of YASM path when building, as a path is hard coded in the Makefile of the release package.

```
make YASM=/usr/bin/yasm
```

# 2.4 Initialization

In order to enable this virtual crypto PMD, user must:

- Export the environmental variable AESNI\_MULTI\_BUFFER\_LIB\_PATH with the path where the library was extracted.
- Build the multi buffer library (explained in Installation section).
- Set CONFIG\_RTE\_LIBRTE\_PMD\_AESNI\_MB=y in config/common\_base.

To use the PMD in an application, user must:

- Call rte\_eal\_vdev\_init("crypto\_aesni\_mb") within the application.
- Use -vdev="crypto\_aesni\_mb" in the EAL options, which will call rte\_eal\_vdev\_init() internally.

The following parameters (all optional) can be provided in the previous two calls:

- socket\_id: Specify the socket where the memory for the device is going to be allocated (by default, socket\_id will be the socket where the core that is creating the PMD is running on).
- max\_nb\_queue\_pairs: Specify the maximum number of queue pairs in the device (8 by default).
- max\_nb\_sessions: Specify the maximum number of sessions that can be created (2048 by default).

#### Example:

```
./12fwd-crypto -c 40 -n 4 --vdev="crypto_aesni_mb,socket_id=1,max_nb_sessions=128"
```

2.3. Installation 4

# **AES-NI GCM CRYPTO POLL MODE DRIVER**

The AES-NI GCM PMD (**librte\_pmd\_aesni\_gcm**) provides poll mode crypto driver support for utilizing Intel multi buffer library (see AES-NI Multi-buffer PMD documentation to learn more about it, including installation).

The AES-NI GCM PMD has current only been tested on Fedora 21 64-bit with gcc.

# 3.1 Features

AESNI GCM PMD has support for:

Cipher algorithms:

RTE\_CRYPTO\_CIPHER\_AES\_GCM

Authentication algorithms:

• RTE CRYPTO AUTH AES GCM

# 3.2 Initialization

In order to enable this virtual crypto PMD, user must:

- Export the environmental variable AESNI\_MULTI\_BUFFER\_LIB\_PATH with the path where the library was extracted.
- Build the multi buffer library (go to Installation section in AES-NI MB PMD documentation).
- Set CONFIG\_RTE\_LIBRTE\_PMD\_AESNI\_GCM=y in config/common\_base.

To use the PMD in an application, user must:

- Call rte eal vdev init("crypto aesni gcm") within the application.
- Use -vdev="crypto\_aesni\_gcm" in the EAL options, which will call rte\_eal\_vdev\_init() internally.

The following parameters (all optional) can be provided in the previous two calls:

 socket\_id: Specify the socket where the memory for the device is going to be allocated (by default, socket\_id will be the socket where the core that is creating the PMD is running on).

- max\_nb\_queue\_pairs: Specify the maximum number of queue pairs in the device (8 by default).
- max\_nb\_sessions: Specify the maximum number of sessions that can be created (2048 by default).

# Example:

```
./l2fwd-crypto -c 40 -n 4 --vdev="crypto_aesni_gcm,socket_id=1,max_nb_sessions=128"
```

# 3.3 Limitations

- · Chained mbufs are not supported.
- Hash only is not supported.
- Cipher only is not supported.
- Only in-place is currently supported (destination address is the same as source address).
- Only supports session-oriented API implementation (session-less APIs are not supported).
- Not performance tuned.

3.3. Limitations 6

# **KASUMI CRYPTO POLL MODE DRIVER**

The KASUMI PMD (**librte\_pmd\_kasumi**) provides poll mode crypto driver support for utilizing Intel Libsso library, which implements F8 and F9 functions for KASUMI UEA1 cipher and UIA1 hash algorithms.

# 4.1 Features

KASUMI PMD has support for:

Cipher algorithm:

• RTE\_CRYPTO\_CIPHER\_KASUMI\_F8

Authentication algorithm:

RTE\_CRYPTO\_AUTH\_KASUMI\_F9

# 4.2 Limitations

- Chained mbufs are not supported.
- KASUMI(F9) supported only if hash offset field is byte-aligned.
- In-place bit-level operations for KASUMI(F8) are not supported (if length and/or offset of data to be ciphered is not byte-aligned).

# 4.3 Installation

To build DPDK with the KASUMI\_PMD the user is required to download the export controlled <code>libsso\_kasumi</code> library, by requesting it from https://networkbuilders.intel.com/networktechnologies/dpdk. Once approval has been granted, the user needs to log in https://networkbuilders.intel.com/dpdklogin and click on "Kasumi Bit Stream crypto library" link, to download the library. After downloading the library, the user needs to unpack and compile it on their system before building DPDK:

make

**Note**: To build the PMD as a shared library, the libsso kasumi library must be built as follows:

make KASUMI\_CFLAGS=-DKASUMI\_C

# 4.4 Initialization

In order to enable this virtual crypto PMD, user must:

- Export the environmental variable LIBSSO\_KASUMI\_PATH with the path where the library was extracted (kasumi folder).
- Build the LIBSSO library (explained in Installation section).
- Set CONFIG\_RTE\_LIBRTE\_PMD\_KASUMI=y in config/common\_base.

To use the PMD in an application, user must:

- Call rte\_eal\_vdev\_init("crypto\_kasumi") within the application.
- Use -vdev="crypto\_kasumi" in the EAL options, which will call rte\_eal\_vdev\_init() internally.

The following parameters (all optional) can be provided in the previous two calls:

- socket\_id: Specify the socket where the memory for the device is going to be allocated (by default, socket\_id will be the socket where the core that is creating the PMD is running on).
- max\_nb\_queue\_pairs: Specify the maximum number of queue pairs in the device (8 by default).
- max\_nb\_sessions: Specify the maximum number of sessions that can be created (2048 by default).

# Example:

```
./12fwd-crypto -c 40 -n 4 --vdev="crypto_kasumi,socket_id=1,max_nb_sessions=128"
```

4.4. Initialization 8

**CHAPTER** 

**FIVE** 

# OPENSSL CRYPTO POLL MODE DRIVER

This code provides the initial implementation of the openssl poll mode driver. All cryptography operations are using Openssl library crypto API. Each algorithm uses EVP interface from openssl API - which is recommended by Openssl maintainers.

For more details about openssl library please visit openssl webpage: https://www.openssl.org/

# 5.1 Features

OpenSSL PMD has support for:

```
Supported
           cipher
                    algorithms:
                                        RTE CRYPTO CIPHER 3DES CBC
RTE CRYPTO CIPHER AES CBC
                                       RTE CRYPTO CIPHER AES CTR
RTE_CRYPTO_CIPHER_3DES_CTR * RTE_CRYPTO_CIPHER_AES_GCM
Supported
           authentication
                         algorithms:
                                           RTE_CRYPTO_AUTH_AES_GMAC
RTE_CRYPTO_AUTH_MD5 * RTE_CRYPTO_AUTH_SHA1 * RTE_CRYPTO_AUTH_SHA224
RTE_CRYPTO_AUTH_SHA256*RTE_CRYPTO_AUTH_SHA384*RTE_CRYPTO_AUTH_SHA512
     RTE_CRYPTO_AUTH_MD5_HMAC
                                        RTE_CRYPTO_AUTH_SHA1_HMAC
RTE_CRYPTO_AUTH_SHA224_HMAC
                                      RTE_CRYPTO_AUTH_SHA256_HMAC
RTE_CRYPTO_AUTH_SHA384_HMAC * RTE_CRYPTO_AUTH_SHA512_HMAC
```

# 5.2 Installation

To compile openssl PMD, it has to be enabled in the config/common\_base file and appropriate openssl packages have to be installed in the build environment.

The newest openssl library version is supported: \* 1.0.2h-fips 3 May 2016. Older versions that were also verified: \* 1.0.1f 6 Jan 2014 \* 1.0.1 14 Mar 2012

For Ubuntu 14.04 LTS these packages have to be installed in the build system: sudo apt-get install openssl sudo apt-get install libc6-dev-i386 (for i686-native-linuxapp-gcc target)

This code was also verified on Fedora 24. This code was NOT yet verified on FreeBSD.

# 5.3 Initialization

User can use app/test application to check how to use this pmd and to verify crypto processing.

Test name is cryptodev\_openssl\_autotest. For performance test cryptodev\_openssl\_perftest can be used.

To verify real traffic l2fwd-crypto example can be used with this command:

```
-vdev
sudo
    ./build/l2fwd-crypto
                -C
                   0x3
                          4
                                  "crypto openssl"
                                             -vdev
                       -n
                       CIPHER_HASH
"crypto_openssl"-
                                 -cipher_op
           -p
             0x3
                 -chain
                                        ENCRYPT
cipher_algo
       AES_CBC
               -cipher_key
                       00:01:02:03:04:05:06:07:08:09:0a:0b:0c:0d:0e:0f
-iv 00:01:02:03:04:05:06:07:08:09:0a:0b:0c:0d:0e:ff -auth op GENERATE -auth algo
```

# 5.4 Limitations

- · Maximum number of sessions is 2048.
- · Chained mbufs are not supported.
- Hash only is not supported for GCM and GMAC.
- Cipher only is not supported for GCM and GMAC.

5.4. Limitations

# **NULL CRYPTO POLL MODE DRIVER**

The Null Crypto PMD (**librte\_pmd\_null\_crypto**) provides a crypto poll mode driver which provides a minimal implementation for a software crypto device. As a null device it does not modify the data in the mbuf on which the crypto operation is to operate and it only has support for a single cipher and authentication algorithm.

When a burst of mbufs is submitted to a Null Crypto PMD for processing then each mbuf in the burst will be enqueued in an internal buffer for collection on a dequeue call as long as the mbuf has a valid rte\_mbuf\_offload operation with a valid rte\_cryptodev\_session or rte\_crypto\_xform chain of operations.

# 6.1 Features

#### Modes:

- RTE\_CRYPTO\_XFORM\_CIPHER ONLY
- RTE CRYPTO XFORM AUTH ONLY
- RTE CRYPTO XFORM CIPHER THEN RTE CRYPTO XFORM AUTH
- RTE CRYPTO XFORM AUTH THEN RTE CRYPTO XFORM CIPHER

# Cipher algorithms:

RTE\_CRYPTO\_CIPHER\_NULL

#### Authentication algorithms:

RTE CRYPTO AUTH NULL

# 6.2 Limitations

• Only in-place is currently supported (destination address is the same as source address).

# 6.3 Installation

The Null Crypto PMD is enabled and built by default in both the Linux and FreeBSD builds.

# 6.4 Initialization

To use the PMD in an application, user must:

- Call rte\_eal\_vdev\_init("crypto\_null") within the application.
- Use -vdev="crypto\_null" in the EAL options, which will call rte\_eal\_vdev\_init() internally.

The following parameters (all optional) can be provided in the previous two calls:

- socket\_id: Specify the socket where the memory for the device is going to be allocated (by default, socket\_id will be the socket where the core that is creating the PMD is running on).
- max\_nb\_queue\_pairs: Specify the maximum number of queue pairs in the device (8 by default).
- max\_nb\_sessions: Specify the maximum number of sessions that can be created (2048 by default).

# Example:

./12fwd-crypto -c 40 -n 4 --vdev="crypto\_null,socket\_id=1,max\_nb\_sessions=128"

6.4. Initialization 12

# SNOW 3G CRYPTO POLL MODE DRIVER

The SNOW 3G PMD (**librte\_pmd\_snow3g**) provides poll mode crypto driver support for utilizing Intel Libsso library, which implements F8 and F9 functions for SNOW 3G UEA2 cipher and UIA2 hash algorithms.

# 7.1 Features

SNOW 3G PMD has support for:

Cipher algorithm:

• RTE\_CRYPTO\_CIPHER\_SNOW3G\_UEA2

Authentication algorithm:

RTE\_CRYPTO\_AUTH\_SNOW3G\_UIA2

# 7.2 Limitations

- Chained mbufs are not supported.
- SNOW 3G (UIA2) supported only if hash offset field is byte-aligned.
- In-place bit-level operations for SNOW 3G (UEA2) are not supported (if length and/or offset of data to be ciphered is not byte-aligned).

# 7.3 Installation

To build DPDK with the SNOW3G\_PMD the user is required to download the export controlled <code>libsso\_snow3g</code> library, by requesting it from https://networkbuilders.intel.com/networktechnologies/dpdk. Once approval has been granted, the user needs to log in https://networkbuilders.intel.com/dpdklogin and click on "Snow3G Bit Stream crypto library" link, to download the library. After downloading the library, the user needs to unpack and compile it on their system before building DPDK:

make snow3G

# 7.4 Initialization

In order to enable this virtual crypto PMD, user must:

- Export the environmental variable LIBSSO\_SNOW3G\_PATH with the path where the library was extracted (snow3g folder).
- Build the LIBSSO\_SNOW3G library (explained in Installation section).
- Set CONFIG\_RTE\_LIBRTE\_PMD\_SNOW3G=y in config/common\_base.

To use the PMD in an application, user must:

- Call rte\_eal\_vdev\_init("crypto\_snow3g") within the application.
- Use -vdev="crypto\_snow3g" in the EAL options, which will call rte\_eal\_vdev\_init() internally.

The following parameters (all optional) can be provided in the previous two calls:

- socket\_id: Specify the socket where the memory for the device is going to be allocated (by default, socket\_id will be the socket where the core that is creating the PMD is running on).
- max\_nb\_queue\_pairs: Specify the maximum number of queue pairs in the device (8 by default).
- max\_nb\_sessions: Specify the maximum number of sessions that can be created (2048 by default).

# Example:

```
./l2fwd-crypto -c 40 -n 4 --vdev="crypto_snow3g,socket_id=1,max_nb_sessions=128"
```

7.4. Initialization 14

# INTEL(R) QUICKASSIST (QAT) CRYPTO POLL MODE DRIVER

The QAT PMD provides poll mode crypto driver support for Intel QuickAssist Technology DH895xxC, Intel QuickAssist Technology C62x and Intel QuickAssist Technology C3xxx hardware accelerator.

# 8.1 Features

# The QAT PMD has support for:

#### Cipher algorithms:

- RTE\_CRYPTO\_CIPHER\_3DES\_CBC
- RTE\_CRYPTO\_CIPHER\_3DES\_CTR
- RTE\_CRYPTO\_CIPHER\_AES128\_CBC
- RTE\_CRYPTO\_CIPHER\_AES192\_CBC
- RTE\_CRYPTO\_CIPHER\_AES256\_CBC
- RTE\_CRYPTO\_CIPHER\_AES128\_CTR
- RTE\_CRYPTO\_CIPHER\_AES192\_CTR
- RTE\_CRYPTO\_CIPHER\_AES256\_CTR
- RTE\_CRYPTO\_CIPHER\_SNOW3G\_UEA2
- RTE\_CRYPTO\_CIPHER\_AES\_GCM
- RTE CRYPTO CIPHER NULL
- RTE\_CRYPTO\_CIPHER\_KASUMI\_F8

# Hash algorithms:

- RTE\_CRYPTO\_AUTH\_SHA1\_HMAC
- RTE\_CRYPTO\_AUTH\_SHA224\_HMAC
- RTE\_CRYPTO\_AUTH\_SHA256\_HMAC
- RTE\_CRYPTO\_AUTH\_SHA384\_HMAC
- RTE\_CRYPTO\_AUTH\_SHA512\_HMAC
- RTE\_CRYPTO\_AUTH\_AES\_XCBC\_MAC

- RTE\_CRYPTO\_AUTH\_SNOW3G\_UIA2
- RTE\_CRYPTO\_AUTH\_MD5\_HMAC
- RTE\_CRYPTO\_AUTH\_NULL
- RTE\_CRYPTO\_AUTH\_KASUMI\_F9
- RTE CRYPTO AUTH AES GMAC

### 8.2 Limitations

- · Chained mbufs are not supported.
- · Hash only is not supported except SNOW 3G UIA2 and KASUMI F9.
- Cipher only is not supported except SNOW 3G UEA2, KASUMI F8 and 3DES.
- Only supports the session-oriented API implementation (session-less APIs are not supported).
- SNOW 3G (UEA2) and KASUMI (F8) supported only if cipher length, cipher offset fields are byte-aligned.
- SNOW 3G (UIA2) and KASUMI (F9) supported only if hash length, hash offset fields are byte-aligned.
- No BSD support as BSD QAT kernel driver not available.

# 8.3 Installation

To use the DPDK QAT PMD an SRIOV-enabled QAT kernel driver is required. The VF devices exposed by this driver will be used by QAT PMD.

To enable QAT in DPDK, follow the instructions mentioned in http://dpdk.org/doc/guides/linux\_gsg/build\_dpdk.html

Quick instructions as follows:

```
make config T=x86_64-native-linuxapp-gcc
sed -i 's,\(CONFIG_RTE_LIBRTE_PMD_QAT\)=n,\1=y,' build/.config
make
```

If you are running on kernel 4.4 or greater, see instructions for *Installation using kernel.org* driver below. If you are on a kernel earlier than 4.4, see *Installation using 01.org QAT driver*.

For Intel QuickAssist Technology C62x and Intel QuickAssist Technology C3xxx device, kernel 4.5 or greater is needed. See instructions for *Installation using kernel.org driver* below.

# 8.4 Installation using 01.org QAT driver

NOTE: There is no driver available for **Intel QuickAssist Technology C62x** and **Intel QuickAssist Technology C3xxx** devices on 01.org.

Download the latest QuickAssist Technology Driver from 01.org Consult the *Getting Started Guide* at the same URL for further information.

8.2. Limitations 16

The steps below assume you are:

- Building on a platform with one DH895xCC device.
- Using package qatmux.1.2.3.0-34.tgz.
- On Fedora21 kernel 3.17.4-301.fc21.x86 64.

In the BIOS ensure that SRIOV is enabled and VT-d is disabled.

Uninstall any existing QAT driver, for example by running:

- ./installer.sh uninstall in the directory where originally installed.
- Or rmmod qat\_dh895xcc; rmmod intel\_qat.

Build and install the SRIOV-enabled QAT driver:

```
mkdir /QAT
cd /QAT
# copy qatmux.1.2.3.0-34.tgz to this location
tar zxof qatmux.1.2.3.0-34.tgz
export ICP_WITHOUT_IOMMU=1
./installer.sh install QAT1.6 host
```

You can use <code>cat /proc/icp\_dh895xcc\_dev0/version</code> to confirm the driver is correctly installed. You can use <code>lspci -d:443</code> to confirm the bdf of the 32 VF devices are available per <code>DH895xcc</code> device.

To complete the installation - follow instructions in *Binding the available VFs to the DPDK UIO driver*.

**Note**: If using a later kernel and the build fails with an error relating to strict\_stroul not being available apply the following patch:

```
/QAT/QAT1.6/quickassist/utilities/downloader/Target_CoreLibs/uclo/include/linux/uclo_platform.
+ #if LINUX_VERSION_CODE >= KERNEL_VERSION(3,18,5)
+ #define STR_TO_64(str, base, num, endPtr) {endPtr=NULL; if (kstrtoul((str), (base), (num))) r
#if LINUX_VERSION_CODE >= KERNEL_VERSION(2,6,38)
#define STR_TO_64(str, base, num, endPtr) {endPtr=NULL; if (strict_strtoull((str), (base), (num
#if LINUX_VERSION_CODE >= KERNEL_VERSION(2,6,25)
#define STR_TO_64(str, base, num, endPtr) {endPtr=NULL; strict_strtoll((str), (base), (num));}
#else
#define STR_TO_64(str, base, num, endPtr)
    do {
           if (str[0] == '-')
           {
                *(num) = -(simple_strtoull((str+1), &(endPtr), (base)));
                *(num) = simple_strtoull((str), &(endPtr), (base));
     } while(0)
+ #endif
#endif
#endif
```

If the build fails due to missing header files you may need to do following:

- sudo yum install zlib-devel
- sudo yum install openssl-devel

If the build or install fails due to mismatching kernel sources you may need to do the following:

```
sudo yum install kernel-headers-'uname -r'sudo yum install kernel-src-'uname -r'
```

• sudo yum install kernel-devel-'uname -r'

# 8.5 Installation using kernel.org driver

# For Intel QuickAssist Technology DH895xxC:

Assuming you are running on at least a 4.4 kernel, you can use the stock kernel.org QAT driver to start the QAT hardware.

The steps below assume you are:

- Running DPDK on a platform with one DH895xCC device.
- On a kernel at least version 4.4.

In BIOS ensure that SRIOV is enabled and either a) disable VT-d or b) enable VT-d and set "intel\_iommu=on iommu=pt" in the grub file.

Ensure the QAT driver is loaded on your system, by executing:

```
lsmod | grep gat
```

You should see the following output:

```
      qat_dh895xcc
      5626
      0

      intel_qat
      82336
      1 qat_dh895xcc
```

Next, you need to expose the Virtual Functions (VFs) using the sysfs file system.

First find the bdf of the physical function (PF) of the DH895xCC device:

```
lspci -d : 435
```

You should see output similar to:

```
03:00.0 Co-processor: Intel Corporation Coleto Creek PCIe Endpoint
```

Using the sysfs, enable the VFs:

```
echo 32 > /sys/bus/pci/drivers/dh895xcc/0000\:03\:00.0/sriov_numvfs
```

If you get an error, it's likely you're using a QAT kernel driver earlier than kernel 4.4.

To verify that the VFs are available for use - use lspci -d:443 to confirm the bdf of the 32 VF devices are available per DH895xCC device.

To complete the installation - follow instructions in *Binding the available VFs to the DPDK UIO driver*.

Note: If the QAT kernel modules are not loaded and you see an error like Failed to load MMP firmware qat\_895xcc\_mmp.bin this may be as a result of not using a distribution, but just updating the kernel directly.

Download firmware from the kernel firmware repo at: http://git.kernel.org/cgit/linux/kernel/git/firmware/linux-firmware.git/tree/

```
Copy qat binaries to /lib/firmware: * cp qat_895xcc.bin /lib/firmware * cp
qat_895xcc_mmp.bin /lib/firmware
```

```
cd to your linux source root directory and start the qat kernel modules: *
insmod ./drivers/crypto/qat/qat_common/intel_qat.ko * insmod
./drivers/crypto/qat/qat_dh895xcc/qat_dh895xcc.ko
```

```
Note: The following warning in /var/log/messages can be ignored: IOMMU should be enabled for SR-IOV to work correctly
```

For **Intel QuickAssist Technology C62x**: Assuming you are running on at least a 4.5 kernel, you can use the stock kernel.org QAT driver to start the QAT hardware.

The steps below assume you are:

- Running DPDK on a platform with one C62x device.
- On a kernel at least version 4.5.

In BIOS ensure that SRIOV is enabled and either a) disable VT-d or b) enable VT-d and set "intel\_iommu=on iommu=pt" in the grub file.

Ensure the QAT driver is loaded on your system, by executing:

```
lsmod | grep qat
```

You should see the following output:

Next, you need to expose the VFs using the sysfs file system.

First find the bdf of the C62x device:

```
lspci -d:37c8
```

You should see output similar to:

```
1a:00.0 Co-processor: Intel Corporation Device 37c8
3d:00.0 Co-processor: Intel Corporation Device 37c8
3f:00.0 Co-processor: Intel Corporation Device 37c8
```

For each c62x device there are 3 PFs. Using the sysfs, for each PF, enable the 16 VFs:

```
echo 16 > /sys/bus/pci/drivers/c6xx/0000\:1a\:00.0/sriov_numvfs
```

If you get an error, it's likely you're using a QAT kernel driver earlier than kernel 4.5.

To verify that the VFs are available for use - use lspci -d:37c9 to confirm the bdf of the 48 VF devices are available per C62x device.

To complete the installation - follow instructions in *Binding the available VFs to the DPDK UIO driver*.

For **Intel QuickAssist Technology C3xxx**: Assuming you are running on at least a 4.5 kernel, you can use the stock kernel.org QAT driver to start the QAT hardware.

The steps below assume you are:

- Running DPDK on a platform with one C3xxx device.
- On a kernel at least version 4.5.

In BIOS ensure that SRIOV is enabled and either a) disable VT-d or b) enable VT-d and set "intel\_iommu=on iommu=pt" in the grub file.

Ensure the QAT driver is loaded on your system, by executing:

```
lsmod | grep qat
```

You should see the following output:

Next, you need to expose the Virtual Functions (VFs) using the sysfs file system.

First find the bdf of the physical function (PF) of the C3xxx device

```
Ispci -d:19e2
```

You should see output similar to:

```
01:00.0 Co-processor: Intel Corporation Device 19e2
```

For c3xxx device there is 1 PFs. Using the sysfs, enable the 16 VFs:

```
echo 16 > /sys/bus/pci/drivers/c3xxx/0000\:01\:00.0/sriov_numvfs
```

If you get an error, it's likely you're using a QAT kernel driver earlier than kernel 4.5.

To verify that the VFs are available for use - use lspci -d:19e3 to confirm the bdf of the 16 VF devices are available per C3xxx device. To complete the installation - follow instructions in Binding the available VFs to the DPDK UIO driver.

# 8.6 Binding the available VFs to the DPDK UIO driver

For Intel(R) QuickAssist Technology DH895xcc device: The unbind command below assumes bdfs of 03:01.00-03:04.07, if yours are different adjust the unbind command below:

You can use lspci -vvd:443 to confirm that all devices are now in use by igb\_uio kernel driver.

For Intel(R) QuickAssist Technology C62x device: The unbind command below assumes bdfs of la:01.00-la:02.07, 3d:01.00-3d:02.07 and 3f:01.00-3f:02.07, if yours are different adjust the unbind command below:

```
cd $RTE_SDK
modprobe uio
insmod ./build/kmod/igb_uio.ko

for device in $(seq 1 2); do \
    for fn in $(seq 0 7); do \
        echo -n 0000:1a:0${device}.${fn} > \
        /sys/bus/pci/devices/0000\:1a\:0${device}.${fn}/driver/unbind; \
```

```
echo -n 0000:3d:0${device}.${fn} > \
    /sys/bus/pci/devices/0000\:3d\:0${device}.${fn}/driver/unbind; \
    echo -n 0000:3f:0${device}.${fn} > \
    /sys/bus/pci/devices/0000\:3f\:0${device}.${fn}/driver/unbind; \
    done; \
done
echo "8086 37c9" > /sys/bus/pci/drivers/igb_uio/new_id
```

You can use lspci -vvd:37c9 to confirm that all devices are now in use by igb\_uio kernel driver.

For Intel(R) QuickAssist Technology C3xxx device: The unbind command below assumes bdfs of 01:01.00-01:02.07, if yours are different adjust the unbind command below:

You can use lspci -vvd:19e3 to confirm that all devices are now in use by igb\_uio kernel driver

The other way to bind the VFs to the DPDK UIO driver is by using the dpdk-devbind.py script:

```
cd $RTE_SDK
./tools/dpdk-devbind.py -b igb_uio 0000:03:01.1
```

# **ZUC CRYPTO POLL MODE DRIVER**

The ZUC PMD (**librte\_pmd\_zuc**) provides poll mode crypto driver support for utilizing Intel Libsso library, which implements F8 and F9 functions for ZUC EEA3 cipher and EIA3 hash algorithms.

# 9.1 Features

ZUC PMD has support for:

Cipher algorithm:

• RTE\_CRYPTO\_CIPHER\_ZUC\_EEA3

Authentication algorithm:

• RTE\_CRYPTO\_AUTH\_ZUC\_EIA3

# 9.2 Limitations

- Chained mbufs are not supported.
- ZUC (EIA3) supported only if hash offset field is byte-aligned.
- ZUC (EEA3) supported only if cipher length, cipher offset fields are byte-aligned.
- ZUC PMD cannot be built as a shared library, due to limitations in in the underlying library.

# 9.3 Installation

To build DPDK with the ZUC\_PMD the user is required to download the export controlled <code>libsso\_zuc</code> library, by requesting it from https://networkbuilders.intel.com/networktechnologies/dpdk. Once approval has been granted, the user needs to log in https://networkbuilders.intel.com/dpdklogin and click on "ZUC Library" link, to download the library. After downloading the library, the user needs to unpack and compile it on their system before building DPDK:

make

# 9.4 Initialization

In order to enable this virtual crypto PMD, user must:

- Export the environmental variable LIBSSO\_ZUC\_PATH with the path where the library was extracted (zuc folder).
- Build the LIBSSO\_ZUC library (explained in Installation section).
- Build DPDK as follows:

```
make config T=x86_64-native-linuxapp-gcc
sed -i 's,\(CONFIG_RTE_LIBRTE_PMD_ZUC\)=n,\1=y,' build/.config
make
```

To use the PMD in an application, user must:

- Call rte\_eal\_vdev\_init("crypto\_zuc") within the application.
- Use -vdev="crypto\_zuc" in the EAL options, which will call rte\_eal\_vdev\_init() internally.

The following parameters (all optional) can be provided in the previous two calls:

- socket\_id: Specify the socket where the memory for the device is going to be allocated (by default, socket\_id will be the socket where the core that is creating the PMD is running on).
- max\_nb\_queue\_pairs: Specify the maximum number of queue pairs in the device (8 by default).
- max\_nb\_sessions: Specify the maximum number of sessions that can be created (2048 by default).

#### Example:

```
./l2fwd-crypto -c 40 -n 4 --vdev="crypto_zuc,socket_id=1,max_nb_sessions=128"
```

9.4. Initialization 23