# CSE 331 - Computer Organization

# Melihcan Çilek – 1801042092

## Assignment 3 Report

#### PART 1:

#### o ASM DESIGN OF MULTIPLIER



#### o FSM DESIGN OF MULTIPLIER



# O DATAPATH DESIGN OF MULTIPLIER (LOGISIM)



# O CONTROL UNIT DESIGN OF MULTIPLIER (LOGISIM)



O TRUTH TABLES OF MULTIPLIER

| n2          |    | n1 |    | n0           | start             | is_counte      | is_0bit_1       | a2          |         | a1           | a0              |
|-------------|----|----|----|--------------|-------------------|----------------|-----------------|-------------|---------|--------------|-----------------|
| 0           |    |    | 0  | 0            | 0                 | -              | 7               |             | 0       | (            | 0               |
| 0<br>0<br>0 |    | 0  |    | 0            | 1                 | -              | 1               | 0           |         | 0            | 1 0             |
|             |    |    |    |              |                   |                | -               |             |         |              |                 |
|             |    | į  | 1  | 0            | -                 | 0              | 0               | 1           |         | 0            | 0               |
| 0           |    |    | 1  | 0            | -                 | 0              | 1               |             | 0       | 1            | 1               |
| 0<br>0<br>1 |    | į  | 1  | 0<br>1<br>0  | -                 | 1<br>-<br>-    | -               | 0<br>1<br>1 |         | 0            | 0<br>1<br>1     |
|             |    |    | 1  |              |                   |                |                 |             |         |              |                 |
|             |    | Š  | 0  |              |                   |                |                 |             |         |              |                 |
|             |    | 0  |    | 1            | 2                 | 7              | 7               |             | 0       | 1            | 0               |
| t2          | t1 |    | t0 | upper_reg_en | lower_reg_en      | shift_right_mu | x select_shifte | ed_val      | sum_wit | h_0 counter_ | en counter_flag |
| 0           |    | 0  | 0  | 0            | 0                 |                | 0               | 0           |         | 0            | 0 0             |
| 0           |    | 0  | 1  | 0            | 0 1<br>0 0<br>1 1 |                | 0               | 0           |         | 0            | 0 0             |
| 0           |    | 1  | 0  | 0            |                   |                | 0               | 0           |         | 0            | 0 0             |
| 0           |    | 1  | 1  | 1            |                   | 3<br>3         | 1               | 1           | e e     | 0            | 0 0             |
| 1           | 1  |    | 0  | 1            | . 1               |                | 1               | 1           |         | 1            | 0 0             |
| 1           | 1  |    | 1  | . 0          | 0                 |                | 0               | 0           |         | 0            | 1 1             |





Binary number result:

1110010010100010100100000100011101110 10111000110001100000

TEST2:



#### Binary number result:

module flop32bit (C, D, CE, Q);

32 bit flop for keeping data that is coming from D 32 bit input inside Q register.

module flop (C, D, CE, Q);

1 bit flop for keeping data that is coming from D 1 bit input inside Q register.

• module mult\_datapath( input [31:0] lower, input [31:0] mult,input upper\_reg\_en,input lower\_reg\_en,input sum\_with\_0, input counter\_en,input clk,output is\_counter\_32,output is\_0bit\_1,output [31:0] hi,output [31:0] lo);

Module for datapath of multiplier

Lower and mult: inputs of multiplication operation

Hi: high 32 bit of 64 bit conclusion

Lo: low 32 bit of 64 bit conclusion

• module mult\_control\_unit(input start, input is\_counter\_32, input is\_0bit\_1, input clk, output upper\_reg\_en, output lower\_reg\_en, output sum\_with\_0, output counter\_en);

Module for datapath of multiplier

Start: start flag for conclusion

NOTES FOR MULTIPLIER:

I did this project with logisim as well and I put all the logisim files with this project folder to show that my implementation is true about multiplication. I hadn't got time to bring datapath and control unit but you will see that mult\_control unit is working, you can test it with mult\_cUnit\_tb testbench, all steps shown at FSM above will be printed to Modelsim terminal by monitor function and you can see that all the nomenclature at mult\_datapath is the same as the datapath photo above and works correctly. Some additional modules defined for datapath part which are

flop32bit: register definition for keep 32 bit values.

shift\_right\_take\_msb: 64 bit shifting without using shift operator defined in Verilog

### PART 2: ALU MODULE

module alu32(R,cin,cout,A,B,ALUOP);

R: 32 bit result

Cin: carry in for addition part

Cout: carry out for addition part

A: First 32bit input for ALU

B: Second 32bit input for ALU

ALUOP: 3bit ALU operation flag that chooses the operation will be done

module 32bit adder (S,C,A,B,C0);

S: 32 bit result

C : carry out

C0: carry in

A: First 32bit input for adder

B: Second 32bit input for adder

32bit adder uses full adder, full adder uses half adder and half adder implementation for 1 bit is in

- module half\_adder(sum, carry\_out, a, b);
- module mux8x1(input [31:0] i0, input [31:0] i1,input [31:0] i2,input [31:0] i3,input [31:0] i4,input [31:0] i5,input [31:0] i6, input [31:0] i7, input s0, input s1, input s2,output [31:0] out);
  8xmux selects one of the result according to selection inputs which are s0, s1 and s2.
- module mux2x1( output [31:0] out, input [31:0] i0, input [31:0] i1, input select );

\_32bitadder\_tb(); , alu32\_testbench\_1(); , mux2x1\_tb(); , mux8x1\_tb(); are testbench modules.