Igums bost

## Combinatorial Circuits; Storage Elements

CS 350: Computer Organization & Assembler Language Programming Due Tue Nov 29 (no late assignments)

## A. Why?

- Combinatorial logic circuits correspond to pure (state-free) calculations on booleans.
- Storage elements are the basic circuits that store data.

## B. Outcomes

After this lab you should be able to

- Translate between simple combinatorial logic circuits and boolean expressions.
- Recognize whether a circuit can be said to remember or store data.
- Describe how R-S and D latches work as storage elements

## C. Problems [50 points total]

 $X_i$   $Y_i$   $Y_i$ bit  $X_i$  is or is not in the trailing (i.e., rightmost) 10...0 section of X. Let  $T_i = 1$  if position i contains a rightmost zero or is the 1 bit just before the rightmost zeros, and let  $T_i = 0$  otherwise. Note  $T_0$  always = 1.

- a. Give equations for outputs  $Y_i$  and  $T_{i+1}$  from inputs  $X_i$  and  $T_i$ .
- b. Give logic gate implementations of  $Y_i$  and  $T_{i+1}$  using inputs  $X_i$  and  $T_i$ . You can give a PLA-based implementation or you can simplify using any/all of the 14) Y: - X: YT: standard gates (AND, OR, NAND, NOR, XOR, XNOR, and NOT), your choice.





CS 350: Comp Org & Asm Lang Pgmg

2. [16 = 4 + 4 + 4 + 6 pts] Consider the following partial statements about *R-S* latches. Map each of (a) – (d) to all of (1) – (5) that apply.

Qn+z=dn)

- (a) If RS then ... (b) If  $\overline{RS}$  then ... 1,5
- (1) Q = 01 is stable
- If  $\overline{R}S$  then ... 2,5 (2) Q = 10 is stable
- (c) If  $R\overline{S}$  then ... 3, 6, 7 (4)
  - (3) Q = 11 is stable
     (4) If Q = 01 then Q = 11 then 10 and is stable
  - (5) If Q = 10 then Q = 11 then 01 and is stable
  - (6) If Q = 01 then Q = 11 and is stable
  - (7) If Q = 10 then Q = 11 and is stable
- 3. [18 = 4 + 6 + 4 + 4 pts] Study this logic circuit.
  - a. Translate the circuit to an equation for new Q = a boolean expression over D, S, and (the current value of) Q. (Make the translation direct.)



- b. Simplify your equation from part (a) to get new Q = a DNF expression. (Doesn't have to be full DNF.) Show your work.
- c. When does this circuit have logically stable or unstable values for Q?
- d. How this circuit be used to store a bit? I.e., how can we set / reset / maintain the value of Q?

the value of 
$$Q$$
?

$$(d \land S) \lor \neg Q$$

d) Q can be set if (4 and 5)==1.

Q can be set if (4 and 5)==1.

Q sets reset to 0 if (5+te==1) and (5==1) and (d==50)

CS 350: Comp Org & Asm Lang Pgmg -2 -

© James Sasaki, 2016

- [16 = 4 + 4 + 4 + 6 pts] Consider the following partial statements about R-S latches. Map each of (a) - (d) to all of (1) - (5) that apply.
- - (a) If RS then ...
    - (b) If  $\overline{R}S$  then ... 2,5 (2) Q = 10 is stable
- (1) Q = 01 is stable
- (c) If  $R\overline{S}$  then ... Q, $\overline{Y}$  (3) Q = 11 is stable
- (d) If  $\overline{R}$   $\overline{S}$  then ...3,6,7 (4) If Q = 01 then Q = 11 then 10 and is stable
  - (5) If Q = 10 then Q = 11 then 01 and is stable
  - (6) If Q = 01 then Q = 11 and is stable
  - (7) If Q = 10 then Q = 11 and is stable
- [18 = 4 + 6 + 4 + 4 pts] Study this logic circuit.
  - Translate the circuit to an equation for new Q = a boolean expression over D, S, and (the current value of) Q. (Make the translation direct.)
  - Simplify your equation from part (a) to get new Q = a DNF expression. (Doesn't have to be full DNF.) Show your work.



- When does this circuit have logically stable or unstable values for Q? C.
- How this circuit be used to store a bit? I.e., how can we set / reset / maintain d. the value of Q?



a can be set if (I and S)==1. P gets reset to 0 if (State==2) and (5==21) and (d==0)