

# Arch Lab

Warm Up

#### Overview

- Lab Sessions
- Vivado
- Verilog Warmup
- Verilog Event-Driven Simulation

**Lab Sessions** 

#### **Lab Sessions**

- Lab 01
  - o Implement a 5-staged pipelined CPU with forwarding and predicted-not-taken to support RV32I instructions.
- Lab 02
  - o Implement handling of interrupt and exception on the pipelined CPU from Lab 01.
- Lab 03
  - Implement a two-way associative cache through simulation.
- Lab 04
  - o Incorporate the two-way associative cache from Lab 03 to the pipelined CPU from Lab 02.
- Lab 05
  - Extend the pipelined CPU from Lab 02 to support multi-cycle operations, out-of-order execution, and hazard detection
- Lab 06
  - Extend the pipelined CPU from Lab 05 to support dynamic scheduling such as Scoreboarding or Tomasulo.

Vivado

#### Vivado

- New vivado users ? → click this
- Vivado 2020.2 and higher versions
- Our Board → xc7k325tffg676-2L

Verilog Warmup

#### Verilog Warmup

- variable
- vector
- assignment
- always block
- if-else
- case
- ROM & RAM

Verilog Practice in HDLBits: <a href="https://hdlbits.01xz.net/wiki/Main-Page">https://hdlbits.01xz.net/wiki/Main-Page</a>

#### Verilog – Variable

- wire: Physically a wire. Can not "hold" value. Must be continuously assigned.
- reg: Not necessarily a register. Can "hold" value. Can be conditionaly assigned.

Verilog: wire vs. reg  $\rightarrow$ 

https://inst.eecs.berkeley.edu/~cs150/Documents/Nets.pdf

Concatenation

```
input [15:0] in;
output [23:0] out;
//left
assign {out[7:0], out[15:8]} = in;
//right
assign out[15:0] = {in[7:0], in[15:8]};
assign out = {in[7:0], in[15:8]};
```

- Concatenation
- Reverse

```
module top_module(
    input [7:0] in,
    output [7:0] out
);

// assign out[7:0] = in[0:7]; wrong
    assign out = {in[0], in[1], in[2],
in[3], in[4], in[5], in[6], in[7]};
endmodule
```

- Concatenation
- Reverse
- Replication

```
{num{vector}}
```

```
{5{1'b1}} // 5'b11111 (or 5'd31 or 5'h1f)
{2{a,b,c}} // The same as {a,b,c,a,b,c}
{3'd5, {2{3'd6}}} // 9'b101_110_110
```

This replicates vector by num times. num must be a constant

- Concatenation
- Reverse
- Replication
- Reduction

```
& a[3:0]  // AND: a[3]&a[2]&a[1]&a[0].
Equivalent to (a[3:0] == 4'hf)
| b[3:0]  // OR: b[3]/b[2]/b[1]/b[0].
Equivalent to (b[3:0] != 4'h0)
^ c[2:0]  // XOR: c[2]^c[1]^c[0]
```

- Continuous assignment (assign x = y;)
- Procedural blocking assignment (x = y;)
- Procedural non-blocking assignment (x <= y;)</li>

Continuous assignment

#### Example:

```
wire x;
assign x = y;
```

#### Requirements:

- Can only be used when not inside a procedure ("always block")
- The left-hand-side of an assign statement must be a net type (e.g., wire)

Procedural blocking assignment

#### Example:

```
reg x; always @(*) x = y;
```

#### Requirements:

- Can only be used inside a procedure.
- The left-hand-side of a procedural assignment (in an always block) must be a variable type (e.g., reg)

Procedural non-blocking assignment

#### Example:

```
reg x;
always @(posedge clk) x <= y;</pre>
```

#### Requirements:

- Can only be used inside a procedure.
- The left-hand-side of a procedural assignment (in an always block) must be a variable type (e.g., reg)

- Combinational: always a(\*)
- Clocked: always @(posedge clk)

Combinational:

```
always a(∗)
```

- Equivalent to assign
   statements
- o Procedural blocks
  have a richer set of
  statements (e.g., ifthen, case) ...

```
reg [3:0] out;
always @(*) begin
    if(sel1)
        out = in1[3:0];
else if(sel2)
        out = in2[3:0];
end
else if(sel3)
    out = in3[3:0];

out = in3[3:0];
```

- Combinational: always a(\*)
- Clocked: always @(posedge clk)



```
reg [2:0] q;
always @(posedge clk)
begin
    if(reset) q <= 0;
    else begin
        q \le q + 1;
    end
end
```

- Combinational: always a(\*)
- Clocked: always @(posedge clk)

Always use

blocking assignment in combinational logic always ②(★)

non-blocking assignment in sequential logic always @(posedge clk).

# Verilog – if-else

```
if(sel1)
                            assign out = sel1 ? in1[3:0] :
    out = in1[3:0];
                                          sel2 ? in2[3:0] :
                                          sel3 ? in3[3:0] :
else if(sel2)
    out = in2[3:0];
                                                 4'b0:
else if(sel3)
    out = in3[3:0]:
                            assign out = ({4{sel1}}) & in1[3:0])
else
                                        | ({4{sel2}} & in2[3:0])
    out = 4'b0;
                                        [ ({4{sel3}} & in3[3:0]);
```

Prefer

### Verilog – case

```
always ∂(*) begin // This is a combinational circuit
   case (in)
     1'b1: begin
              out = 1'b1; // begin-end if >1 statement
           end
     1'b0: out = 1'b0;
     default: out = 1'bx;
    endcase
end
```

# Verilog – ROM & RAM

Put rom.hex in xxx\sim\_1\behav\xsim dir
or use absolute path

Verilog – Event-Driven Simulation

- Active Queue: Most of the Verilog events are scheduled in the active event queue. These events can be scheduled in any order and evaluated or updated in any order. The active queue is used to update the blocking assignments, continuous assignments, evaluation of RHS of the nonblocking assignments (LHS of NBA is not updated in the active queue), \$display commands and to update the primitives.
- Inactive Queue: The #0delay assignments are updated in the inactive queue. Use of #0 delays in the Verilog is not good practice, and it unnecessarily complicates the event scheduling and ordering. Most of the times the designer uses the #0 delay assignments to fool the simulator to avoid the race around conditions.



```
while (there are events) {
   if (no active events) {
        if (there are inactive events) {
            activate all inactive events;
        } else if (there are nonblocking assign update events) {
            activate all nonblocking assign update events;
        } else if (there are monitor events) {
         activate all monitor events;
        } else {
            advance T to the next event time;
            activate all inactive events for time T;
    E = any active event:
    if (E is an update event) {
        update the modified object;
        add evaluation events for sensitive processes to event queue;
    } else { /* shall be an evaluation event */
        evaluate the process:
        add update events to the event queue;
```

- Active Queue: Most of the Verilog events are scheduled in the active event queue. These events can be scheduled in any order and evaluated or updated in any order. The active queue is used to update the blocking assignments, continuous assignments, evaluation of RHS of the nonblocking assignments (LHS of NBA is not updated in the active queue), \$display commands and to update the primitives.
- Inactive Queue: The #0delay assignments are updated in the inactive queue. Use of #0 delays in the Verilog is not good practice, and it unnecessarily complicates the event scheduling and ordering. Most of the times the designer uses the #0 delay assignments to fool the simulator to avoid the race around conditions.



- NBA (Non-Blocking Assign Update) Queue: The LHS of the non-blocking assignments updates in this queue.
- Monitor events: It is used to evaluate and update the \$monitor and \$strobe commands. The updates of all the variables are during the current simulation time.



• Active Queue:

```
always @(*)
    f = a & b;
always @(*)
    f = a | b;
execute in any order!

f = ?
```



• Active Queue:



Active Queue: RHS Evaluation



NBA Queue: LHS Update



```
wire A in, B in, C in;
reg A_out, B_out, C_out;
always @( posedge clk )
 A out = A in;
assign B in = A out + 1;
always @( posedge clk )
  B out = B in;
assign C in = B out + 1;
always @( posedge clk )
 C out = C in;
```



```
wire A in, B in, C in;
reg A out, B out, C out;
always @( posedge clk )
  A out = A in;
assign B in = A out + 1;
always @( posedge clk )
  B out = B in;
assign C in = B out + 1;
always @( posedge clk )
  C out = C in;
```

Α









#### **Active Event Queue**



On clock edge all those events which are sensitive to the clock are added to the active event queue in any order!

```
wire A in, B in, C in;
reg A out, B out, C out;
always @( posedge clk )
  A out = A in;
assign B in = A out + 1;
always @( posedge clk )
  B out = B in;
assign C in = B out + 1;
always @( posedge clk )
  C out = C in;
```





- В
- 2
- C

On clock edge all those events which are sensitive to the clock are added to the active event queue in any order!

```
wire A in, B in, C in;
                                          Active Event Queue
reg A out, B out, C out;
always @( posedge clk )
 A out = A in;
assign B in = A out + 1;
                                 B
always @( posedge clk )
  B out = B in;
assign C_in = B_out + 1;
always @( posedge clk )
  C out = C in;
```

```
wire A in, B in, C in;
                                          Active Event Queue
reg A out, B out, C out;
always @( posedge clk )
 A out = A in;
assign B in = A out + 1;
                                 B
always @( posedge clk )
  B out = B in;
assign C_in = B_out + 1;
always @( posedge clk )
  C out = C in;
```

```
wire A in, B in, C in;
                                         Active Event Queue
reg A out, B out, C out;
always @( posedge clk )
 A out = A in;
assign B in = A out + 1;
                                B
always @( posedge clk )
                                          A evaluates and as a
  B out = B in;
                                2
                                            consequence 1 is
assign C in = B out + 1;
                                           added to the event
always @( posedge clk )
                                                  queue
 C out = C in;
```

```
wire A in, B in, C in;
reg A out, B out, C out;
always @( posedge clk )
  A out = A in;
assign B in = A out + 1;
always @( posedge clk )
  B out = B in;
assign C in = B out + 1;
always @( posedge clk )
  C out = C in;
```

A

1

В

2

C

#### **Active Event Queue**



Event queue is emptied before we go to next clock cycle

```
wire A in, B in, C in;
reg A_out, B_out, C_out;
always @( posedge clk )
 A out = A in;
assign B in = A out + 1;
always @( posedge clk )
  B out = B in;
assign C_in = B out + 1;
always @( posedge clk )
 C out = C in;
```





```
wire A in, B in, C in;
reg A out, B out, C out;
always @( posedge clk )
  A out \leq A in;
assign B in = A out + 1;
always @( posedge clk )
  B out \leq B in;
assign C in = B out + 1;
always @( posedge clk )
  C out \leq C in;
```

A

1

B

2

C

#### **Active Event Queue**



#### **Non Blocking Queue**



```
wire A in, B in, C in;
reg A out, B out, C out;
always @( posedge clk )
 A out <= A in;
assign B in = A out + 1;
always @( posedge clk )
  B out <= B in;
assign C in = B out + 1;
always @( posedge clk )
  C out <= C in;
```









#### **Active Event Queue**



#### **Non Blocking Queue**



```
wire A in, B in, C in;
reg A out, B out, C out;
always @( posedge clk )
  A out \leq A in;
assign B in = A out + 1;
always @( posedge clk )
  B out \leq B in;
assign C in = B out + 1;
always @( posedge clk )
  C out \leq C in;
```









#### **Active Event Queue**



#### Non Blocking Queue



```
wire A_in, B_in, C_in;
reg A out, B out, C out;
always @( posedge clk )
 A_out <= A in;
assign B in = A out + 1;
always @( posedge clk )
  B out <= B in;
assign C_in = B_out + 1;
always @( posedge clk )
 C out <= C in;
```



```
always @ (posedge clk)
begin
  q1 <= in;
  q2 <= q1;
  out <= q2;
end

"At each rising clock edge, a1, a2, and</pre>
```

"At each rising clock edge, q1, q2, and out simultaneously receive the old values of in, q1, and q2."



```
always @ (posedge clk)
hegin

\[ \pi 1 = in; \\
 q2 = q1; \\
 out = q2; \\
end

"At each rising clock edge, q1 = in.
 After that, q2 = qi = in; After that,
 out = q2 = qi = in; Finally out = in."

\[ q1 \] q2
```



 Blocking assignments do not reflect the intrinsic behavior of multi-stage sequential logic

#### References

- Verilog General Guide
- <a href="https://safari.ethz.ch/digitaltechnik/spring2021/lib/exe/fetch.php?media=onur-digitaldesign\_comparch-2021-lecture7-hdl-verilog-afterlecture.pdf">https://safari.ethz.ch/digitaltechnik/spring2021/lib/exe/fetch.php?media=onur-digitaldesign\_comparch-2021-lecture7-hdl-verilog-afterlecture.pdf</a>
- <a href="https://safari.ethz.ch/digitaltechnik/spring2021/lib/exe/fetch.php?media=onur-digitaldesign\_comparch-2021-lecture6-sequential-logic-updated-beforelecture.pdf">https://safari.ethz.ch/digitaltechnik/spring2021/lib/exe/fetch.php?media=onur-digitaldesign\_comparch-2021-lecture6-sequential-logic-updated-beforelecture.pdf</a>
- HDLBits
- 从仿真器的角度理解Verilog语言
- RISC-V CPU处理器设计
- Digital Logic Design Using Verilog Coding and RTL Synthesis Second Edition
- https://cseweb.ucsd.edu/classes/sp09/cse141L/Slides/02-Verilog2.pdf
- https://electronics.stackexchange.com/questions/443641/why-we-need-non-blocking-assignments-inverilog
- https://courses.csail.mit.edu/6.111/f2007/handouts/L06.pdf
- <u>IEEE Standard for Verilog Hardware Description Language</u>