

## NUMAPROF

A NUMA MEMORY PROFILER



#### PLAN

- Reminder & what we want
- NUMAPROF internals
- ▶ GUI and example
- Conclusion

# Sébas

## Today topology

- NUMA is now common in HPC
- Even inside the CPU: Intel KNL
- Extra memory (MCDRAM)
- Memory location is implicit on first touch



#### Wish list for a profiling tool...

- Do we make remote accesses
- Need to know where...
- Know which allocation contain issues
- Know where the first touch has been done
- On KNL we want to check MCRAM accesses



Sébastien 27/08/2018

## Existing tools

- ▶ MemProf [1], a research paper from Grenoble
  - Hardware feature provided by AMD & kernel module, No GUI
- SNPERF [2], again a research project
  - Link utilization on time chart
- ▶ NUMAgrind [3]
  - Looks nice but not available
- Numatop
  - Similar to top, global profiling
- ▶ HPCToolkit [4]
  - Also have a nice interface, but hw counters & sampling
- Tabarnac
  - Based on pintool like us but static html files.



<sup>[1]</sup> Renaud Lachaize and Al. MemProf: A Memory Profiler for NUMA Multicore Systems.

<sup>[2]</sup> U. Prestor and Al., "An application-centric ccNUMA memory profiler,"

#### NUMAPROF

- Take back the idea from MALT
  - Web interface
  - Source annotation
  - Global metrics



- Use intel Pin
  - Permit to instrument all memory accesses
  - Parallel opposite to valgrind

numaprof ./my\_prog -my-prog-option
numaprof-webview ./numaprof-my\_prog-10088.json
numaprof-qt ./numaprof-my\_prog-10088.json

#### How it works

- Pin instrument all Load / Store (similar to valgrind)
- Track the memory mapping state (mmap/munmap/mremap)
- Track theads location
- On memory access, we check
  - Location of the page
  - Location of the thread
- We can skip accesses to local stack (overhead divided by 2)

#### On access we need...

- On each access we want to know if it is
  - ▶ **Remote** access
  - Local access
  - MCDRAM remote of local access
  - Page is pinned
  - Thread is pinned
- Report on
  - Access site
  - Allocation site
  - ► First touch site

# Sébastien Valat - COLOC - 2018 27/08/2018

#### Overhead and scalability

- Of course overhead is large: ~30x
- ▶ But is **scale**
- Example code HydroC on KNL:
- We can reduce a factor 2 by packing the load/store tracking but loose precision



## Global summary









## Statistics per thread



#### Source & asm annotations



## Code Hydro no Intel KNL

KNL Without MCDRAM

WITH MCDRAM



## Original Hydro access matrix

KNL Without MCDRAM



#### WITH MCDRAM



## Ordering issue

```
% Alloc remote access 

Search

11.9 G gomp_malloc

8.4 G Domain::setTiles() [clone ._omp_fn.0]

1.3 G Soa::Soa(int, int, int)

2.6 M Tile::initTile(Soa*)
```

```
/data/svalat/Projects/Hydro/HydroC/HydroCplusMPI/Domain.cpp | Domain::setTiles() [clone .
         699
                  m localDt = AlignedAllocReal(m nbtiles);
                  m tiles = new Tile *[m nbtiles];
756.6 K
               #pragma omp parallel for private(i) if (m numa) SCHEDULE
                  for (int32 t i = 0; i < m nbtiles; i++) {</pre>
                      m tiles[i] = new Tile;
         705
                  // Create the Morton holder to wander around the tiles
                  m morton = new Matrix2 < int32 t > (mortonW, mortonH);
                  // cerr << mortonW << " " << mortonH << endl;
         708
                  m mortonIdx = m morton->listMortonIdx();
                  assert(m mortonIdx != 0);
         711
```

```
#pragma omp parallel for private(i) if (m_numa) SCHEDULE
    for (int32_t i = 0; i < m_nbtiles; i++) {
        int t = m_mortonIdx[i];
        m_tiles[t] = new Tile;
}</pre>
```

## Speed up obtained on Hydro





#### Conclusion

- Tool easy to use coming with a nice GUI
- Useful to check an application.
- Of course, still a lot of works to do
  - Add support of call stacks
  - Consider cache simulation
  - Optimizations
  - ▶ Time charts
- ▶ Also wan to to support **DynamorRIO** and **valgrind**.

Open Source v1.0 on <a href="http://memtt.github.io/">http://memtt.github.io/</a>

#### BACKUP

## Keep track of page mapping

Can query page location with

```
int status
long ret = move_pages(0,1,pages,NULL,&status,0);
```

- It cost a system call
- Cannot do it for every access
- Need to build a cache

## Shadow Page table



#### Limit mutexes & atomics

I use caches to accumulate locally and <u>flush</u> sometimes



#### Non parallel allocations

```
Alloc remote access ▼
Search
            gomp malloc
           Domain::setTiles() [clone . omp ...
    206.1 M Soa::Soa(int, int, int)
     19.5 M ThreadBuffers::ThreadBuffers(int...
      1.4 M Domain::setTiles()
    773.2 K Tile::initTile(Soa*)
    769.0 K main
    128.3 K Domain::createTestCase()
     72.9 K Matrix2<int>::listMortonIdx()
```

```
/data/svalat/Projects/Hydro/HydroC/HydroCplusMPI/ThreadBuffers.cpp | ThreadBuffers::ThreadBuffers(int, in
                asing númespace sta,
               ThreadBuffers::ThreadBuffers(int32 t xmin, int32 t xmax, int32 t
                    int32 t lgx, lgy, lgmax;
                    lgx = (xmax - xmin);
                    lgv = (ymax - ymin);
                    lgmax = lgx;
                    if (lgmax < lgy)</pre>
                        lgmax = lgy;
                    m q = new Soa(NB VAR, lgx, lgy);
 232.2 K
                    m qxm = new Soa(NB VAR, lgx, lgy);
 121.4 K
                    m qxp = new Soa(NB VAR, lgx, lgy);
 121.4 K
                    m dq = new Soa(NB VAR, lgx, lgy);
 230.7 K
                    m qleft = new Soa(NB VAR, lgx, lgy);
 121.4 K
                    m gright = new Soa(NB VAR, lgx, lgy);
 121.4 K
                    m \text{ qgdnv} = \text{new Soa}(NB \text{ VAR}, \text{lgx}, \text{lgy});
121.4 K
          39
                    m c = new Matrix2 < real t > (lgx, lgy);
                    m e = new Matrix2 < real t > (lgx, lgy);
```

#### Implicit binding: first touch

- New allocated segments are physically empty
- ▶ They are filled on **first touch**
- Page selection depend of the thread position



## OMP and huge pages

- Huge pages & thread splitting
- Most of the time **do not match** exactly
- Not a big issue if limited

```
#pragma omp parallel for
for (int i = 0; i < SIZE; i++)
    array[i] = 0;

#pragma omp parallel for
for (int i = 0; i < SIZE; i++)
    array[i]++;</pre>
```



## GUI and example

#### NUMPROF

HOW TO KNOW IF WE ARE RIGHT IN A REAL APPLICATION?

#### Reminder on NUMA

## Details per thread



## Remaining consts



#### Parallel allocations

Original

```
for (int32_t i = 0; i < m_numThreads; i++) {
    m_buffers[i] = new ThreadBuffers(...);
    assert(m_buffers[i] != 0);
}</pre>
```

Modified

```
#pragma omp parallel
{
    int i = omp_get_thread_num();
        #pragma omp critical
    m_buffers[i] = new ThreadBuffers(..);
    assert(m_buffers[i] != 0);
}
```

#### Typical OpenMP mistake

- Make first init outside of OpenMP (in thread 1)
- So each pages will be first touched on NUMA 1

```
#pragma omp parallel for
for (int i = 0; i < SIZE; i++)
    array[i] = 0;</pre>
```

Then access

```
#pragma omp parallel for
for (int i = 0; i < SIZE; i++)
    array[i]++;</pre>
```

Bad performance due to remote accesses!

#### Want to link to allocation site

- ▶ I want to provide statistics on allocation site
- Need on each access to know where the bloc was allocated
- Add entries into the page table
- Split page into blocs of 8 bytes
- Store a pointer for each bloc to point the segment descriptor
- Issue if allocation are smaller then 8 bytes (Incompatible with jemalloc)

## Similar to kernel page table

- I use the same layout than kernel page table
  - ▶ With **multiple levels** of 512 entries
- For each page we track
  - NUMA location
  - If has already been touched
  - If first touch was from the binded or not binded thread
- Need to track mmap/mremap/munmap
  - ▶ To **update** page **touched status**

#### Extracted metrics

- First touch
  - ▶ **Pinned** first touch
  - Unpinned first touch
- Accesses
  - Local access
  - ▶ **Remote** access
  - Unpinned thread access
  - Unpinned page access
  - Unpinned both access
  - ► MCDRAM access

#### What is NUMA?

- Each CPU has its own memory
- Access to remote memory we need to go through the owner CPU

