| Func             | 100001  | 100011  |        |         |         |        |        | 000000 |
|------------------|---------|---------|--------|---------|---------|--------|--------|--------|
| OP               | 000000  | 000000  | 001101 | 100011  | 101011  | 001111 | 000100 | 000000 |
| 指令               | Addu    | Subu    | Ori    | Lw      | Sw      | Lui    | Beq    | nop    |
| Branch           | 0       | 0       | 0      | 0       | 0       | 0      | 1      | 0      |
| MemtoRe g[1:0]   | 00      | 00      | 00     | 01      | XX      | 10     | XX     | XX     |
| MemWrit<br>e     | 0       | 0       | 0      | 0       | 1       | 0      | 0      | 0      |
| MemRea<br>d      | 0       | 0       | 0      | 1       | 0       | 0      | 0      | 0      |
| ALUOp<br>[1:0]   | add(00) | sub(01) | or(10) | add(00) | add(00) | XX     | XX     | XX     |
| ALUSrc           | 0       | 0       | 1      | 1       | 1       | X      | 0      | X      |
| RegWrite         | 1       | 1       | 1      | 1       | 0       | 1      | 0      | 0      |
| WriteReg<br>Dist | 1       | 1       | 0      | 0       | X       | 1      | X      | X      |