# **Tutorial Number 6**

# CLOCK TREE SYNTHESIS (CTS)

### **LEARNING OUTCOMES:**

At the end of this lab, participants will be able to:

- 1. Identify the CTS Quality Checks (Skew, Power, Latency, etc.) in log file
- 2. Run the whole flow for CTS
- 3. Explore its different environment variable
- 4. View the statistics for a complete CTS flow.
- 5. Meet the timing requirements for the design using clock Tre buffering.

#### Running the flow interactively

Go to the working directory by:

cd /home/merl-tools/openlane v0.9/openlane

- ./flow.tcl –interactive
- Prep –design spm wajeh
- Run synthesis
- Run floorplan
- add macro placement <macro name> <x coordinate> <y coordinate> [<orientation>]
- manual macro placement [f]
- run placement
- run\_cts

#### Using Klayout to look at the layout

Go to the directory containing the DEF file. It is in the **runs** directory of your design



• Klayout design\_name.def

## **Tasks**

1. Explore the different files generated