# **Design Documentation**

Team 1A - Khaled Alfayez, Shaun Davis, Trinity Merrell, and Logan Smith

## **CONTENTS:**

| 1. Register Descriptions            |    |
|-------------------------------------|----|
| 2. Assembly                         | 2  |
| 3. Machine Language                 | 13 |
| 4. Register Transfer Language (RTL) |    |

# **Register Descriptions**

**Table of Register Descriptions** 

| Register           | Number | Availability                                 | Description                                                                                                          |
|--------------------|--------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| \$sn (0-2)         | 0-2    | Read/write                                   | General purpose registers. The intent is to store long term computation results and save values over functions calls |
| \$tn (0-3)         | 3-6    | Read/write                                   | General purpose registers, to be used like \$sn registers. Will NOT be saved over function calls.                    |
| \$cr               | 7      | Read only*                                   | Accumulator - stores most recently computed value                                                                    |
| \$ra               | 8      | Read/write                                   | Stores the return address of a function                                                                              |
| \$a <i>n</i> (0-1) | 9-10   | Read/write                                   | These registers are used to store arguments for use in a called function                                             |
| \$v                | 11     | Read/write                                   | This register is for storing the return value from a function                                                        |
| \$st               | 12     | Read/write                                   | Reference "top" or lowest memory address of stack                                                                    |
| \$i <i>n</i> (0-1) | 13-14  | Not available                                | Used by assembler for pseudo instructions.                                                                           |
| \$k                | 15     | Read/write<br>(while handling<br>exceptions) | Exception registers; only accessible with permissions*                                                               |

Unsafe between procedure calls Safe between procedure calls

<sup>\*</sup> Enforced by exception handler

## **Assembly**

## **Procedure Call Conventions:**

- 1. Registers \$in, \$kn (where n is 0-1) are reserved for the assembler and operating system and should not be used by user programs or compilers.
- 2. Registers \$an (where n is 0-1) are used to pass arguments to procedures, any other arguments should go on the stack. Register \$v is used to return a value from functions.
- 3. Registers \$an, \$tn, \$d, \$cr, and \$v are temporary and volatile. Expect them to contain different data after a procedure call.
- 4. \$sn registers must be backed up on the stack at the beginning of a procedure and restored before returning from the procedure. This preserves values in these registers over procedure calls.
- 5. \$st is the stack register. It points to the top memory location in the stack. If the stack is grown at any time in a procedure, it must be reduced before returning from that procedure.
  - a. Memory is allocated to the stack by subtracting from the value in \$st. Memory is deallocated from the stack by adding to the value in \$st.
- 6. \$ra is the return address of a procedure. Jal will overwrite \$ra to be the next instruction, so \$ra must ALWAYS be backed up on the stack before a procedure call and restored after returning from the procedure.
- 7. The instruction jr \$ra will return the program to the address.

## **Syntax and Semantics:**

## **Arithmetic and Logical Instructions**

Arithmetic and Logical Instructions are C-type instructions (see Machine Language for more information). These instructions take two registers as operands to their computations. Their results are always stored in the specialized \$cr register.

#### Addition:

add r1, r2

| 0000 | r1 | r2 | 0000 |
|------|----|----|------|
| 4    | 4  | 4  | 4    |

Stores the sum of r1 and r2 into register \$cr

#### **Subtraction:**

sub r1, r2

| 0000 | r1 | r2 | 0001 |
|------|----|----|------|
| 4    | 4  | 4  | 4    |

Stores the difference between r1 and r2 into register \$cr

#### AND:

and r1, r2

| 0000 | r1 | r2 | 0010 |
|------|----|----|------|
| 4    | 4  | 4  | 4    |

Stores the logical AND of r1 and r2 into register \$cr

#### OR:

or r1, r2

| 0000 | r1 | r2 | 0011 |
|------|----|----|------|
| 4    | 4  | 4  | 4    |

Stores the logical OR of r1 and r2 into register \$cr

#### NOR:

nor r1,r2

| 0000 | r1 | r2 | 0100 |
|------|----|----|------|
| 4    | 4  | 4  | 4    |

Stores the logical NOR of r1 and r2 into register \$cr

#### NAND:

nand r1, r2

| 0000 | r1 | r2 | 0101 |
|------|----|----|------|
| 4    | 4  | 4  | 4    |

Stores the logical NAND of r1 and r2 into register \$cr

#### **Exclusive OR:**

|   | 0000 | r1 | r2 | 0110 |
|---|------|----|----|------|
| _ | 4    | 4  | 4  | 4    |

Stores the logical Exclusive OR of r1 and r2 into register \$cr

#### **Set Less Than:**

| 0000 | r1 | r2 | 0111 |
|------|----|----|------|
| 4    | 4  | 4  | 4    |

Stores either a 1(True) or a 0(False) in \$cr depending on if r1 is less than r2

#### **Branch Instructions**

Branch instructions compare the value in \$cr to the value in r1. The branch instruction will then succeed or fail based on equivalence or inequality.

### Branch if equal:

bieq r1, location

| 0001 | r1 | BranchAddr |
|------|----|------------|
| 4    | 4  | 8          |

Conditional branch to address in immediate if r1 is equal to register \$cr

#### Branch not equal:

bneq r1, location

| 0010 | r1 | BranchAddr |
|------|----|------------|
| 4    | 4  | 8          |

Conditional branch to address in immediate if r1 does not equal register \$cr

## **Jump Instructions**

## Jump:

j location

| 0011 | JumpAddr |
|------|----------|
| 4    | 12       |

Unconditional jump to the address in immediate

### Jump and link:

jal location

| 0100 | JumpAddr |
|------|----------|
| 4    | 12       |

Unconditional jump to the address in immediate, storing the address of subsequent instruction into register \$ra

### Jump register:

jr r1

| 0101 | r1 | 8'b0 |
|------|----|------|
| 4    | 4  | 8    |

Unconditional jump to the address in r1

#### **Load/Store Instructions**

Load/Store instructions often require a value to be computed and stored in \$cr prior to execution. Specific requirements are denoted for each instruction.

### Load upper immediate:

lui r1, upper(big)

| 0110 | r1 | Immediate |
|------|----|-----------|
| 4    | 4  | 8         |

Load top half of 16-bit immediate into r1. Bottom bits are set to zero.

#### Load lower immediate:

lli r1, lower(big)

| 0111 | r1 | Immediate |
|------|----|-----------|
| 4    | 4  | 8         |

Load lower half of 16-bit immediate into r1. Top bits are set to sign of immediate.

#### Load to register:

*Itr* r1, immediate

| 1000 | r1 | SignExtImm |
|------|----|------------|
| 4    | 4  | 8          |

Take a sign-extended 8-bit immediate value and store in r1. If immediate is greater than 8-bits, utilizes load upper immediate and load lower immediate.

Translates to:

lui \$i0, upper(big)

Ili \$i1, lower(big)

or \$i0, \$i1

ctr r1

## Copy to register:

ctr r1

| 1001 | r1 | 8'b0 |
|------|----|------|
| 4    | 4  | 8    |

Take a previously computed value from \$cr and store in r1

#### Load word:

lw r1

| 1010 | r1 | 8'b0 |
|------|----|------|
| 4    | 4  | 8    |

Access memory at the address stored in \$cr and store the value in r1

#### Store word:

| 1011 | r1 | 8'b0 |
|------|----|------|
| 4    | 4  | 8    |

Store value in r1 at the previously computed memory address in register \$cr.

## **Special Procedures**

### Interact with I/O

How to use syscall:

Step 1. Load appropriate code into \$v.

Step 2. Load argument values, if any, into \$a0 or \$a1 as specified.

Step 3. Issue the SYSCALL instruction.

Step 4. Retrieve return values, if any, from result registers as specified.

### Example:

Itr \$v0, 1 # service 1 is print integer

Itr \$a0, 0 # load desired value into argument register \$a0

syscall

## **Table of Syscall Codes**

| Function     | Integer in<br>\$v | Argument or Return Value              |
|--------------|-------------------|---------------------------------------|
| PRINT_INT    | 1                 | \$a0 = value                          |
| PRINT_STRING | 2                 | \$a0 = address of string              |
| READ_INT     | 3                 | Result placed in \$v                  |
| READ_STRING  | 4                 | \$a0 = address, \$a1 = maximum length |
| EXIT         | 5                 | None                                  |
| PRINT_CHAR   | 6                 | \$a0 low byte = character             |

| READ_CHAR | 7 | Character returned in low byte of \$v |
|-----------|---|---------------------------------------|
|-----------|---|---------------------------------------|

#### **Pseudo Instructions**

These are instructions that do not actually exist, but that our processor will handle with smaller instructions. All pseudo instructions are I-type. Translations are provided. It is important to note that data in the \$cr register is overwritten any time a C-type instruction is executed. Therefore, users should back up any data in \$cr they wish to use later.

#### Set branch comparison:

```
sbc imm
```

Sets register \$cr to a sign-extended 8-bit immediate value in preparation for a branch instruction.

#### Translation:

```
Itr i0, 0
Itr i1, imm
add i0, i1
```

#### Set jump register:

```
sjr JumpAddr
```

Sets register \$ra to a jump address specified by the user.

#### Translation:

```
Itr i1, JumpAddr
Itr i0, 0
add i0, i1
ctr $ra
```

#### **OR** immediate:

```
ori r1, imm
```

Stores the logical OR of r1 and immediate into register \$cr. 8-bit numbers are zero-extended. For 16-bit numbers, the following translation occurs:

#### Translation:

```
lui $i0, upper(big) # Loads upper 8 bits
lli $i0, lower(big) # Loads upper 8 bits
or r1, $i0
```

#### **ADD** immediate:

```
addi r1, imm
```

Stores the arithmetic result of r1 and immediate into register \$cr. 8-bit numbers are zero-extended. For 16-bit numbers, the following translation occurs:

#### Translation:

```
lui $i0, upper(big)lli $i0, lower(big)add r1, $i0
```

#### Load address:

```
la r1, address
```

Stores the sign-extended address in immediate into r1.

#### Translation:

```
lui $i0, upper(address)
lli $i1, lower(address)
or $i0, $i1
ctr r1
```

### Register to Register:

```
rtr r1, r2
```

Moves the value in r2 to r1.

#### Translation:

```
Itr $i0, 0
add $r2, $i0
ctr r1
```

## **Example 1 - relPrime and Euclid's algorithm:**

#### relPrimeSetup:

```
ltr
      $t0 -4
add
      $st $t0
                         # current value of $st - 4
                   # grow stack by 4
ctr
      $st
                   # store $ra on stack
SW
      $ra
                         # current value of $st - 4
add $st $t0
                   # grow stack by 4
ctr
      $st
      $s0
                   # store $s0 on stack
SW
```

```
$t1 2
                        #m = 2
      ltr
      rtr
            $a1 $t1
                        # m in $a1
      rtr
            $s0 $a1
                        # m in $s0
relPrimeLoop:
      jal
            gcd
                        # store 1 in $cr for branch
      sbc
            1
      bieq
            v = 1 \text{ jump to cleanup}
      ltr
            $t0 1
      add
            $s0 $t0
                        # m + 1
            $s0
                        # m = m + 1
      ctr
      rtr
            $a1 $s0
                        # $a1 = m
      j
            relPrimeLoop
gcd:
                        # store 0 in $cr for branch
      sbc
            0
      bneq $a0 subOne # if a != 0, go to subOne
            $v $a1
                        # $v = m
      rtr
            $ra
                        # return to caller
      jr
subOne:
      slt
            $a1 $a0
                        # b < a
      ltr
            $t0 1
            t0 = t0 = t0
      bieq
            $a1 $a0
                        # b - a
      sub
            $a1
                        #b = b - a
      ctr
      rtr
            $v $a0
                        # return a
            $ra
      jr
subTwo:
            $a0 $a1
                        # a - b
      sub
      ctr
            $a0
                        # a = a - b
            $v $a0
                        # return a
      rtr
            $ra
      jr
cleanup:
      rtr
            $v $a1
                        # return m
      ltr
            $t0 0
```

```
$st $t0
                   # moves stack pointer address to $cr
add
      $s0
                   # restore #s0
lw
      $t0 4
ltr
                         # current value of $st + 4
add
      $st $t0
      $st
                   # reduce stack
ctr
                   # restore $ra
lw
      $ra
      $st $t0
                         # current value of $st + 4
add
                   # reduce stack
      $st
ctr
      $ra
jr
```

## **Example 2 - Common operations:**

## **Table of Common Operations**

|                         | SAPA 1.0                                                                                                                            | Description                                                                                                                                                                 |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Load Address            | la \$s2, 0x4EF6                                                                                                                     | Loading an address is a pseudoinstruction.<br>Refer to <i>Pseudoinstruction</i> for full details<br>on how <i>la</i> works.                                                 |
| Arithmetic /<br>Logical | ltr \$t1, 1<br>ltr \$t2, 1<br>add \$t1, \$t2                                                                                        | Load values into two registers and call add to store their sum in \$cr. Similar for other arithmetic and logical operations.                                                |
| Iterations              | Itr \$s1, 15  Itr \$t0, 1  Itr \$t1, 0  Itr \$t2, 3  Ioop: sIt \$s1, \$t1  bieq \$t0, exit  add \$t1, \$t2  ctr \$t1  j loop  exit: | This <i>for-loop</i> keeps adding 3 to register \$s3 (0) until \$t1 becomes greater than \$s1 (15), resulting with a 18 stored in \$t1 after the loop has exited.           |
| Branches                | See above                                                                                                                           | The example above utilizes <i>slt</i> and <i>bieq</i> to create a branch on greater than, which isn't an instruction itself but can be created using multiple instructions. |
| Jumps                   | <br>add2:                                                                                                                           | This example of code does recursive addition of adding two until the value of 20                                                                                            |

| needs to move to      |
|-----------------------|
| the next set of       |
| nately, it is too far |
| e to reach. The       |
| er, set the value of  |
| he \$ra register and  |
|                       |
|                       |
|                       |
|                       |
| •                     |

## **Machine Language**

## **Instruction Types:**

## **Basic Instruction Formats:**

C-type, Computation types (register to register)

| opcode | r1 | r2 | func |   |
|--------|----|----|------|---|
| 15     | 11 | 7  | 3    | 0 |

C-type instructions are used for register to register computations. They handle arithmetic and logical computations such as add, sub, and, or, etc. These instructions share a single opcode, and are distinguishable by their func code.

*I-type, Immediate types (register to data, register to memory)* 

| opcode | r1 | immediate |   |
|--------|----|-----------|---|
| 15     | 11 | 7         | 0 |

I-type instructions are used for register to data and register to memory computations. These instructions handle storing data from registers into memory and loading data into registers from memory, immediate values, and the \$cr register. They also handle control flow such as branches and jumps that are necessary for loops and procedure calls. *L-type, Leap type* 

| opcode | immediate |   |
|--------|-----------|---|
| 15     | 11        | 0 |

L-type instructions are used for jal and j instructions.

## Rules for Translating Assembly to Machine Language:

Arithmetic and logical instructions are directly translated from their assembly to the machine language. For example, the following assembly would translate accordingly into binary:

add \$s2, \$t3

| 0000 | 0010 | 0111 | 0000 |
|------|------|------|------|
| ор   | r1   | r2   | func |

Registers are directly translated from their respective numbers in the registry (see chart in Registers).

*Branch instructions* are PC-relative, meaning they use an 8-bit offset that allows a user to jump to 2<sup>7</sup>-1 instructions forward or 2<sup>7</sup> backward. A translation may appear as below (where "loop" is 3 instructions above bieq):

bieq \$s0, loop

| 0001 | 0000 | 1101       |
|------|------|------------|
| ор   | r1   | BranchAddr |

*Jump instructions* use a 12-bit immediate with the top 4 bits of the PC concatenated to create a 16-bit address. Jump instructions use this address for the new PC address to jump to, giving a 2<sup>11</sup> size block of memory to work with.

Load/store instructions are directly translated from like arithmetic and logical instructions. The following assembly would translate accordingly:

*lw* \$t0

| 1000 | 0101 | unused |
|------|------|--------|
| ор   | r1   | lmm    |

## Table of the machine language translations for instructions

Key: 8 = \$cr, 9 = \$ra

| Instruction      | Туре | Verilog                                    | Descri | otion of b |        | rules |
|------------------|------|--------------------------------------------|--------|------------|--------|-------|
| Add              | С    | R[8] = R[r1] + R[r2]                       | 0000   | r1         | r2     | 0000  |
| Sub              | С    | R[8] = R[r1] - R[r2]                       | 0000   | r1         | r2     | 0001  |
| AND              | С    | R[8] = R[r1] & R[r2]                       | 0000   | r1         | r2     | 0010  |
| OR               | С    | R[8] = R[r1]   R[r2]                       | 0000   | r1         | r2     | 0011  |
| NOR              | С    | R[8] = ~(R[r1]   R[r2])                    | 0000   | r1         | r2     | 0100  |
| Set Less<br>Than | С    | R[8] = (R[r1] < R[r2]) ? 1 : 0             | 0000   | r1         | r2     | 0101  |
| Branch<br>Equal  | I    | If (R[8] = R[r1]) PC = PC + 2 + BranchAddr | 0001   | r1         | Branch | nAddr |

| Branch Not<br>Equal      | I | If (R[8] != R[r1]) 0010 r1 BranchAddi PC = PC + 2 + BranchAddr |                   | BranchAddr   |      |  |
|--------------------------|---|----------------------------------------------------------------|-------------------|--------------|------|--|
| Jump                     | L | PC = JumpAddr                                                  | 0011              | JumpA        | .ddr |  |
| Jump and<br>Link         | L | R[9] = PC + 2<br>PC = JumpAddr                                 | 0100              | JumpA        | ddr  |  |
| Jump<br>Register         | I | PC = R[r1]                                                     | 0101              | r1           | 8'b0 |  |
| Load Upper<br>Immediate  | I | R[r1] = {imm, 8'b0}                                            | 0110              | r1 Immediate |      |  |
| Load Lower<br>Immediate  | I | R[r1] = {8'b0, imm}                                            | 0111              | r1 Immediate |      |  |
| Load to<br>Register      | Ι | R[r1] = SignExtImm                                             | 1000              | r1 Immediate |      |  |
| Copy to<br>Register      | Ι | R[r1] = R[8] 1001                                              |                   | r1           | 8'b0 |  |
| Load Word                | 1 | R[r1] = M[R[8]]                                                | 1010 r1 8'b0      |              | 8'b0 |  |
| Store Word               | I | M[R[8]] = R[r1]                                                | 1011 r1 8'b0      |              | 8'b0 |  |
| syscall                  | I | I/O                                                            | 1110              | 4'b0         | 8'b0 |  |
| Set Branch<br>Comparison | - | R[8] = SE(BranchComparison)                                    | Pseude            | oinstruct    | ion  |  |
| Set Jump<br>Register     | - | R[8] = JumpAddr                                                | Pseudoinstruction |              |      |  |
| ORi                      | - | R[8] = r1   ZeroExtImm                                         | Pseudoinstruction |              |      |  |
| Load<br>Address          | - | R[r1] = SignExtImm                                             | Pseudoinstruction |              |      |  |
| Register to<br>Register  | - | R[r1] = R[r2]                                                  | Pseudoinstruction |              |      |  |
| Addi                     | - | R[r1] = SignExtImm                                             | Pseude            | oinstruct    | ion  |  |

# **Machine Language Translations:**

relPrimeSetup:

| rimeSeti<br>Itr | up.<br><i>\$t0 -4</i> |             |      |      |        |
|-----------------|-----------------------|-------------|------|------|--------|
|                 |                       | 0110        | 0100 | 111  | 111100 |
| add             | \$st \$t0             |             |      |      |        |
|                 |                       | 0000        | 1100 | 0011 | 0000   |
| ctr             | \$st                  |             |      |      |        |
|                 |                       | 1001        | 1100 | 000  | 00000  |
| sw              | \$ra                  |             |      | 1    |        |
|                 |                       | 1011        | 1000 | 000  | 000000 |
| add             | \$st \$t0             |             |      | Ţ    |        |
|                 |                       | 0000        | 1100 | 0011 | 0000   |
| ctr             | \$st                  |             | 1    | 1    |        |
|                 |                       | 1001        | 1100 | 000  | 00000  |
| SW              | \$s0                  |             |      |      |        |
|                 |                       | 1011        | 0000 | 000  | 000000 |
| Itr             | \$t1 2                | # m = 2     |      |      |        |
|                 |                       | 1000        | 0100 | 000  | 000010 |
| rtr             | \$a1 \$t1             | # m in \$a1 |      |      |        |
|                 |                       | 1000        | 1101 | 000  | 000000 |
|                 |                       | 0000        | 0100 | 1101 | 0000   |
|                 |                       | 0111        | 1011 | 000  | 000000 |
| rtr             | \$s0                  | # m in \$s0 |      |      |        |

| 1000 | 1101 |  | 00   | 000000 |
|------|------|--|------|--------|
| 0000 | 1010 |  | 1101 | 0000   |
| 0111 | 0000 |  | 00   | 000000 |

## relPrimeLoop:

| 121 | $\alpha \alpha \alpha$ |
|-----|------------------------|
| jal | gcd                    |
| J   | 3                      |

sbc

| 0100 | 00000100100   |           |  |  |
|------|---------------|-----------|--|--|
| 1000 | 1101 00000000 |           |  |  |
|      |               |           |  |  |
| 1000 | 1110 00000001 |           |  |  |
|      |               |           |  |  |
| 0000 | 1101          | 1110 0000 |  |  |

bieq v cleanup # if gcd(n, m) == 1 jump to cleanup

| 3 · · · · · |     |           |  |
|-------------|-----|-----------|--|
| 0001        | 101 | 1 1010000 |  |

## # body of while loop

Itr \$t0 1

| 1000 0011 00000001 |
|--------------------|
|--------------------|

add \$s0 \$t0

# m + 1

| 0000 | 0000 | 0011 | 0000 |
|------|------|------|------|
|      |      |      |      |

ctr \$s0

#m=m+1

| 0111 | 0000 | 00000000 |
|------|------|----------|
| 0111 | 0000 | 0000000  |

rtr \$a1 \$s0

| 1000 | 1101 | 0000000 |
|------|------|---------|
| 1000 | 1101 | 0000000 |
|      |      |         |

|      |                   |            | 0000            | 0000      | 1101        | 0000   |
|------|-------------------|------------|-----------------|-----------|-------------|--------|
|      |                   |            | 0111            | 1010      | 00          | 000000 |
|      | j                 | relPrimeLo | рор             |           |             |        |
|      |                   |            | 0011            |           | 00000010100 |        |
| gcd: | sbc               | 0          |                 |           |             |        |
|      |                   |            | 1000            | 1101      | 000         | 000000 |
|      |                   |            | 1000            | 1110      | 000         | 000000 |
|      |                   |            | 0000            | 1101      | 1110        | 0000   |
|      | bneq              | \$a0 subOr | ne #ifa!=0, got | to subOne |             |        |
|      |                   |            | 0010            | 1001      | 01          | 101100 |
|      | rtr               | \$v \$a1   |                 |           |             |        |
|      |                   |            | 1000            | 1101      | 00          | 000000 |
|      |                   |            | 0000            | 1010      | 1101        | 0000   |
|      |                   |            | 0111            | 1011      | 00          | 000000 |
|      | jr                | \$ra # re  | turn to loop    |           |             |        |
|      |                   |            | 1010            | 1000      | 00          | 000000 |
| subO | ne:<br><i>slt</i> | \$a1 \$a0  |                 |           |             |        |
|      | O.C               | φα, φαο    | 0000            | 1010      | 1001        | 0111   |

|       | Itr        | \$t0 1      |                     |           |      |        |
|-------|------------|-------------|---------------------|-----------|------|--------|
|       |            |             | 1000                | 0011      | 00   | 000001 |
|       | bieq       | \$t0 subTwo | ) # if (a > b) go t | to subTwo |      |        |
|       |            |             | 0001                | 0011      | 01   | 000110 |
|       | sub        | \$a1 \$a0   | # b - a             |           |      |        |
|       |            |             | 0000                | 1010      | 1001 | 0001   |
|       | ctr        | \$a1        | # b = b - a         |           |      |        |
|       |            |             | 0111                | 1010      | 00   | 000000 |
|       | rtr        | \$v \$a0    | # return a          |           |      |        |
|       |            |             | 1000                | 1101      | 00   | 000000 |
|       |            |             |                     |           |      |        |
|       |            |             | 0000                | 1001      | 1101 | 0000   |
|       |            |             | 0111                | 1011      | 00   | 000000 |
|       | jr         | \$ra        |                     |           |      |        |
|       | ,          |             | 0101                | 1000      | 00   | 000000 |
|       |            | _           |                     |           |      |        |
| subTv | vo:<br>sub | \$a0        | # a - b             |           |      |        |
|       |            |             | 0000                | 1001      | 1010 | 0001   |
|       | ctr        | \$a0        | # a = a- b          |           |      |        |
|       |            | ·           | 0111                | 1001      | 00   | 000000 |
|       | rtr        | \$v \$a0    | # return a          |           |      |        |
|       |            |             | 1000                | 1101      | 00   | 000000 |
|       |            | -<br>[      |                     |           | 145  |        |
|       |            |             | 0000                | 1001      | 1101 | 0000   |

|       |        |                            | 0111 | 1011 |          | 00 | 000000   |
|-------|--------|----------------------------|------|------|----------|----|----------|
|       | jr     | \$ra                       |      |      |          |    |          |
|       | •      |                            | 0101 | 1000 |          | 00 | 000000   |
|       |        |                            |      |      |          |    |          |
| clean | # rest | ore \$s0 fron<br>\$a1 # re |      |      |          |    |          |
|       |        |                            | 1000 | 1101 |          | 00 | 000000   |
|       |        |                            |      |      | <b> </b> |    |          |
|       |        |                            | 0000 | 1010 | 1101     |    | 0000     |
|       |        |                            | 0111 | 1011 |          | 00 | 000000   |
|       | Itr    | \$t0 0                     |      |      |          |    |          |
|       |        | ·                          | 1000 | 0011 |          | 00 | 000000   |
|       | add    | \$st \$t0                  |      |      |          |    |          |
|       |        |                            | 0000 | 1100 | 0011     |    | 0000     |
|       | lw     | \$s0                       |      |      |          |    |          |
|       |        |                            | 1010 | 0000 |          | 00 | 000000   |
|       | Itr    | \$t0 4                     |      |      |          | 1  |          |
|       |        |                            | 1000 | 001  | 1        |    | 00000100 |
|       | add    | \$st \$t0                  |      |      |          |    |          |
|       |        |                            | 0000 | 1100 | 0011     |    | 0000     |
|       | ctr    | \$st                       |      |      | ,        |    |          |
|       |        |                            | 1001 | 1100 |          | 00 | 000000   |
|       | lw     | \$ra                       |      |      | Γ        |    |          |
|       |        |                            | 1010 | 1000 |          | 00 | 000000   |

| add | \$st \$t0 |      |      |      |        |
|-----|-----------|------|------|------|--------|
|     |           | 0000 | 1100 | 0011 | 0000   |
| ctr | \$st      |      |      |      |        |
|     |           | 1001 | 1100 | 00   | 000000 |
| jr  | \$ra      |      |      |      |        |
|     |           | 0101 | 1000 | 00   | 000000 |

# Register Transfer Language (RTL)

#### **DEFINITIONS:**

I1 = Register[14] IMM16 = 16-bit immediate R1 = Register[IR[11-8]] IR = Instruction Register

R2 = Register[IR[7-4]] MDR = Memory Data Register

#### **COMMON RTL:**

| Cycle | Label           | RTL                                                | <b>Control Descriptions</b>                                                                                        |
|-------|-----------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| 0     | FETCH<br>INSTR: | PC = PC + 2<br>IR = Mem[PC]                        | - Set ALUsrcA to PC - Set ALUsrcB to 2 - Set ALU op to addition - Set mem to read - Set mem to instruction address |
| 1     | DECODE:         | A = R1<br>B = R2<br>ALUout = PC + SE(IMM8 <<<br>2) | - Set ALUSrcA to R1/PC - Set ALUSrcB to R2/SE(IMM<<2) - Set ALU op to addition                                     |
| Last  | DONE:           | Goto FETCH INSTR                                   | - Set PC based on PC source (jump, branch, or routine PC increment)                                                |

## **Unique RTL:**

| Instr. /<br>Type<br>C-type | <b>Type</b><br>C | <b>Op</b> 0000  | <b>func</b> 0000 - 0111                                                  |
|----------------------------|------------------|-----------------|--------------------------------------------------------------------------|
| Cycle                      | Label            | RTL             | <b>Control Descriptions</b>                                              |
| 2                          | OPERATION:       | ALUout = A op B | - Set ALU op based on<br>ALU control code (add,<br>sub, or look at func) |

| 3                                                        |          |                | CR = ALUout                                                   | - Set write dest to \$cr<br>- Set write data to<br>ALUout result<br>- Set CR to write                                                   |
|----------------------------------------------------------|----------|----------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| Instr. /<br>Type<br>Branch<br>if equal<br>/ not<br>equal | Type<br> |                | <b>Op</b> 0001 / 0010                                         | func<br>-                                                                                                                               |
| Cycle                                                    | Label    |                | RTL                                                           | Control Descriptions                                                                                                                    |
| 2                                                        |          | SETCR:         | B = CR                                                        | - Set r2 to \$cr                                                                                                                        |
| 3                                                        |          | BIEQ:<br>BNEQ: | if (A == B) then PC = ALUout  if (A != B) then PC = ALUout    | - Turn branch conditions<br>on<br>- Set PC source to be<br>ALUout result                                                                |
| Instr. /<br>Type<br>Load<br>upper /<br>lower<br>Imm.     | Type     |                | <b>Op</b> 0110 / 0111                                         | func<br>-                                                                                                                               |
| Cycle                                                    | Label    |                | RTL                                                           | Control Descriptions                                                                                                                    |
| 2                                                        |          | LUI:<br>LLI:   | A = IMM16<br>B = 16'b11111111100000000<br>R1 = ZE(IMM16[7-0]) | - Set ALUSrcA/ALUSrcB<br>as appropriate<br>- Set Reg Write<br>- Set write destination to<br>R1<br>- Set write data to<br>ZE(IMM16[7-0]) |
| 3                                                        |          | LUI:           | ALUout = A & B                                                | - Set ALUop                                                                                                                             |
| 4                                                        |          | LUI:           | R1 = ALUout                                                   | - Set write destination to<br>R1<br>Set register Write<br>- Set write data to<br>ALUout result                                          |

| Instr. /<br>Type<br>Load to<br>register | Type<br>        | <b>Op</b> 1000                                                         | func<br>-                                                                                                                          |  |
|-----------------------------------------|-----------------|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--|
| Cycle                                   | Label           | RTL                                                                    | <b>Control Descriptions</b>                                                                                                        |  |
| 2                                       | LTR16:<br>LTR8: | A = IMM16<br>B = 16'b1111111100000000<br>if IMM8 then<br>R1 = SE(IMM8) | - Set ALUsrcA/ALUSrcB to appropriate sources - Set ALUop appropriately - Set write destinations appropriately - Set register write |  |
| 3                                       | LTR16:          | if IMM16 then<br>ALUout = A & B                                        |                                                                                                                                    |  |
| 4                                       | LTD4C           | I1 = ZE(IMM[7-0])                                                      | -                                                                                                                                  |  |
| 4                                       | LTR16:          | I0 = ALUout                                                            | _                                                                                                                                  |  |
| 5                                       | LTR16:          | ALUout = 10   11                                                       | -                                                                                                                                  |  |
| 6                                       | LTR16:          | R1 = ALUout                                                            |                                                                                                                                    |  |
| Instr. /<br>Type<br>Copy to<br>register | Type<br>        | <b>Op</b> 1001                                                         | func<br>-                                                                                                                          |  |
| Cycle                                   | Label           | RTL                                                                    | Control Descriptions                                                                                                               |  |
| 2                                       | CTR:            | R1 = CR                                                                | - Choose r1 as write destination - \$cr as write data - Set register write                                                         |  |
| Instr. /<br>Type<br>Store<br>word       | Type<br>        | <b>Op</b> 1010                                                         | func<br>-                                                                                                                          |  |
| Cycle                                   | Label           | RTL                                                                    | Control Descriptions                                                                                                               |  |
| 2                                       | DECODE2:        | R2 = CR                                                                | - Set r2 to \$cr                                                                                                                   |  |
| 3                                       | LDFROMEM:       | MDR = Mem[R2]                                                          | - Set memory address to data                                                                                                       |  |

|                                   |                         |                                                                       | - Set memory to read                                                                                                                                                                |
|-----------------------------------|-------------------------|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4                                 | LOADTOREG:              | R1 = MDR                                                              | - Choose r1 as write<br>destination<br>- Set write data as MDR<br>- Set register write                                                                                              |
| Instr. /<br>Type<br>Store<br>word | Type<br>                | <b>Op</b> 1011                                                        | func<br>-                                                                                                                                                                           |
| Cycle                             | Label                   | RTL                                                                   | <b>Control Descriptions</b>                                                                                                                                                         |
| 2                                 | SW:                     | Mem[CR] = R1                                                          | - Set write data to r1 - Set r2 to \$cr - Set memory to data address - Set memory write                                                                                             |
| Instr. /<br>Type<br>syscall       | Type<br>                | <b>Op</b> 1110                                                        | func<br>-                                                                                                                                                                           |
|                                   |                         |                                                                       |                                                                                                                                                                                     |
| Cycle                             | Label                   | RTL                                                                   | Control Descriptions                                                                                                                                                                |
| Cycle 2                           | INCR PC:                |                                                                       | - Set PC source to accept syscall address - Set other PC controls                                                                                                                   |
|                                   |                         |                                                                       | - Set PC source to accept syscall address                                                                                                                                           |
| 2                                 | INCR PC:  READ:  WRITE: | PC = PC + 2  if FINISHED then goto RDONE  if FINISHED then goto WDONE | - Set PC source to accept syscall address - Set other PC controls  - Control will set input values in preparation for a system call or accept output values in response to a system |

| Instr. /<br>Type<br>Jump<br>Register | Type<br>I | <b>Op</b> 0101                    | func<br>-                                       |
|--------------------------------------|-----------|-----------------------------------|-------------------------------------------------|
| Cycle                                | Label     | RTL                               | Control Descriptions                            |
| 2                                    | JR        | PC = R1                           | - Set PC source to accept jump register address |
| Instr. /<br>Type<br>L-Type           | Type<br>L | <b>Op</b> 0011 / 0100             | func<br>-                                       |
| Cycle                                | Label     | RTL                               | Control Descriptions                            |
| 2                                    | J         | PC = IMM12   PC[15-12]            | - Set PC source to accept j/jal address         |
|                                      | JAL       | RA = PC<br>PC = IMM12   PC[15-12] | respectively                                    |

## **RTL Components:**

- PC
- Memory
- IR (Instruction Register)
- MDR (Memory Data Register)
- Register File
- A/B
- ALU
- Shift Left 1
- Sign Extender
- Zero Extender

| Components<br>Signals | Inputs                                  | Outputs                                                  | Description of Component & Controls                                                                                                                                  |
|-----------------------|-----------------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PC                    | - newPC                                 | - PC                                                     | <ul><li>Program counter</li><li>Control the source of PC and whether PC should be written to</li></ul>                                                               |
| Memory                | - Address<br>- Write Data               | - MemData                                                | <ul> <li>Access to memory</li> <li>Control whether an instruction or data is being read</li> <li>Control whether memory should be read from or written to</li> </ul> |
| IR                    | - Instruction Data                      | - r1<br>- r2<br>- imm                                    | - Stores instruction data                                                                                                                                            |
| MDR                   | - Memory Data                           | - Memory Data                                            | - Store memory data                                                                                                                                                  |
| Register<br>File      | - r1<br>- r2<br>- Write<br>- Write Data | - r1 data<br>- r2 data                                   | <ul> <li>Holds registers for reading/writing data</li> <li>Control decides whether registers should<br/>be written to</li> </ul>                                     |
| A/B                   | - ALUsrcA<br>- ALUsrcB                  | - A or B respectively                                    | - These components hold operands for the ALU - Control will choose source of A/B                                                                                     |
| ALU                   | - A<br>- B                              | <ul><li>isZero</li><li>Overflow</li><li>Result</li></ul> | - Performs operation on two operands - Control chooses the result operation                                                                                          |
| Shift Left<br>by 1    | - Imm                                   | - Shifted imm                                            | - Shifts immediate by 1                                                                                                                                              |
| Sign<br>Extender      | - Imm                                   | - Sign Extended<br>- Immediate                           | - Fill in top bits of immediate with sign of immediate                                                                                                               |
| Zero<br>Extender      | - Imm                                   | - Zero extended imm                                      | - Fill in top bits of immediate with 0s                                                                                                                              |

## **RTL Test Descriptions:**

### **General Testing:**

- Consider instruction description including inputs and outputs
- Draw out the path of data flow from one component to another
- Confirm desired data source input and output for each component
  - Upon error return to last step and debug
  - Repeat until problem is found
- Confirm desired result/action at the end of calculation

#### PC:

- Conditional branches
  - Needs to be able to go to the branch address upon the branch condition being fulfilled and needs to be able to continue to the next appropriate instruction on a unfulfilled branch condition
- Jumps
  - Needs to be able to be set to the correct jump address when a L-type instruction is called, as long as it is within the proper jump range.
- Regular(Increment)
  - Needs to be able to systematically go through a set of instructions without failing.

### Memory:

- Read Data
  - Needs to be able to read from the correct address when needed.
  - Must always be set to 0 (turned off) when no reading is needed.
- Write Data
  - Needs to be able to write to the correct address when needed.
  - Must always be set to 0 (turned off) when no writing is needed.
- Instruction vs. Data
  - Will need to be able to decode instructions correctly and not try to decode data at appropriate times and vice versa.

## Instruction Register/A/B/Memory Data Register:

- *IR*: Must be able to hold on to an instruction and send it out to the register file when needed.
- A/B: For A and B, they need to send the correct value to the ALU based on source.
- MDR: The Memory Data register must be able to hold the data acquired from the memory register and send it to the register file as write data.

## Register File:

Reading Registers

 Needs to be able to read from the appropriate register based on what instruction type is presented.

#### Writing to Registers

- Need to be able to write to the appropriate register when called upon.
- Needs to not be able to write to the \$cr if the instruction type is not a C-type.
- Must be set to 0 (turned off) when no writing is needed.
- Needs to always write the result to the \$cr register at the end of every C-type instruction.

#### ALU:

#### Addition

- Needs to be able to handle big additions that cause overflow.
- Needs to be able to handle adding positive and negative numbers, those that will and will not cause overflow.

#### Subtraction

- Be able to set an IsZero output value upon subtracting two values to get zero.
- Needs to be able to handle subtracting positive and negative numbers from each other, those that will and will not cause overflow.
- Bit AND
- Bit OR

### Zero/Sign Extender:

 Must be able to extend any immediate we give correctly, even if it already is 16 bits long (we assume it will do nothing).

#### Shift Left 1:

• Must be able to shift in a zero to the right of any immediate we give it, even a 16 bit immediate (the bit on the far left would be lost after the shift in this situation).