

# Lab 7 Project Report

Name: Mert Can Bilgin

Student ID: 2453025

Date: 13/06/2022

## **Objective**

In this project, 4-bit Fibonacci Series Calculator is designed. It will be designed part by part:

- 1. Datapath
- 2. FSM Decoder
- 3. FSM
- 4. Fibonacci FSM
- 5. Fibonacci Series Calculator

Also, designing a Mealy FSM will be learned.

# STATE DIAGRAM OF THE FIBO\_FSM



### PARAMETERIZED VERILOG CODE

```
module FIBO_DATAPATH(wrt_addr, wrt_en, clk, load_data, rd_addr1, rd_addr2, alu_opcode, count, zero_flag, data);
      output [3:0] data;
      output zero flag;
      input [3:0] count;
    input [3:0] count;
input [2:0] alu_opcode;
input [1:0] wrt_addr, rd_addr1, rd_addr2;
input wrt_en, clk, load_data;
wire [3:0] deco;//output of the decoder
wire [3:0] andgates; //output of and gates
wire [3:0] MUXLO, MUXLL1, MUXL2, MUXL3; //output of 2x1 muxs
wire [3:0] DFFLO, DFFL1, DFFL2, DFFL3; //output of dffs
wire [3:0] Rxx, Ryy;
wire [3:0] outputofALU;
     wire [3:0] outputofALU;
     wire [3:0] bottomMux;
wire [3:0] outputofBottomDFF;
      twoXfourDecoder U1(wrt_addr, deco);
     //and gates
and A1(andgates[3], deco[3], wrt_en);
18
     and A2(andgates[2], deco[2], wrt_en);
     and A3(andgates[1], deco[1], wrt_en);
      and A4(andgates[0], deco[0], wrt en);
     twoXoneMux M3(MUXL3, bottomMux, DFFL3, andgates[3]);
twoXoneMux M2(MUXL2, bottomMux, DFFL2, andgates[2]);
twoXoneMux M1(MUXL1, bottomMux, DFFL1, andgates[1]);
      twoXoneMux M0(MUXL0, bottomMux, DFFL0, andgates[0]);
      //Registers
      fourbitRegister RO(DFFL3, MUXL3, clk);
      fourbitRegister R1(DFFL2, MUXL2, clk);
fourbitRegister R2(DFFL1, MUXL1, clk);
      fourbitRegister R3(DFFL0, MUXL0, clk);
      //4x1 mux
      fourXoneMux F1(Rxx, DFFL3, DFFL2, DFFL1, DFFL0, rd_addr1);
      fourXoneMux F2 (Ryy, DFFL3, DFFL2, DFFL1, DFFL0, rd_addr2);
     ALU GO(Rxx, Ryy, alu_opcode, outputofALU, zero_flag);
      //bottom 2x1 mux
      //it needs to be negedge because of the delay issue
      fourbitRegister R4(outputofBottomDFF, outputofALU, ~clk);
     twoXoneMux M4(bottomMux, count, outputofBottomDFF, load_data);
assign data = outputofBottomDFF;
```

Figure 1: Verilog Code of Datapath

- I have designed this datapath in lab 6. It is a hierarchial design. I firstly implemented 2x1 multiplexer, 4x1 multiplexer, 4-bit register, 2x4 Decoder and ALU.
- There are wires which represents the outputs of multiplexers and 4-bit registers.
- I connected them according to the Figure 1 in the lab manual.

```
module FSM_DECO(op_code, opr1, opr2, ALU, rd_addr1, rd_addr2, wrt_addr, wrt_en, load_data);
parameter size = 4;
input [size = 3: 0] opr1, opr2;
input [size = 2: 0] op_code;
output reg [size = 2: 0] Td_addr1, rd_addr2, wrt_addr;
output reg [size = 3: 0] rd_addr1, rd_addr2, wrt_addr;
output reg [size = 3: 0] rd_addr1, rd_addr2, wrt_addr;
output reg [size = 3: 0] rd_addr1, rd_addr2, wrt_addr;
output reg [size = 3: 0] rd_addr1, rd_addr2, wrt_addr;
output reg wrt_en, load_data;

always @(op_code, opr1, opr2)
limbegin
limbegin rd_addr1 <= rd_addr1; rd_addr2 <= rd_addr2; wrt_addr <= wrt_addr; wrt_en = 0; load_data <= load_data; end
limbegin
limbegin rd_addr1 <= rd_addr1; rd_addr2 <= rd_addr2; wrt_addr <= opr1; wrt_en = 1; load_data <= 0; end
limbegin rd_addr1 <= opr1; rd_addr2 <= rd_addr2; wrt_addr <= opr1; wrt_en = 1; load_data <= 0; end
limbegin rd_addr1 <= rd_addr1; rd_addr2 <= rd_addr2; wrt_addr <= opr1; wrt_en = 1; load_data <= 0; end
limbegin rd_addr1 <= rd_addr1; rd_addr2 <= rd_addr2; wrt_addr <= opr1; wrt_en = 1; load_data <= 0; end
limbegin rd_addr1 <= opr1; rd_addr2 <= rd_addr2; wrt_addr <= opr1; wrt_en = 1; load_data <= 0; end
limbegin rd_addr1 <= opr1; rd_addr2 <= rd_addr2; wrt_addr <= opr1; wrt_en = 1; load_data <= 0; end
limbegin rd_addr1 <= opr1; rd_addr2 <= rd_addr2; wrt_addr <= opr1; wrt_en = 1; load_data <= 0; end
limbegin rd_addr1 <= opr1; rd_addr2 <= rd_addr2; wrt_addr <= opr1; wrt_en = 1; load_data <= 0; end
limbegin rd_addr1 <= opr1; rd_addr2 <= rd_addr2; wrt_addr <= opr1; wrt_en = 1; load_data <= 0; end
limbegin rd_addr1 <= opr1; rd_addr2 <= rd_addr2; wrt_addr <= opr1; wrt_en = 1; load_data <= 0; end
limbegin rd_addr1 <= opr1; rd_addr2 <= rd_addr2; wrt_addr <= opr1; wrt_en = 1; load_data <= 0; end
limbegin rd_addr1 <= opr1; rd_addr2 <= rd_addr2; wrt_addr <= opr
```

Figure 2: Verilog Code of FSM\_DECO

- Outputs of the FSM\_DECO is used for inputs of the datapath. ALU opcode is directly assigned, and rd\_addr1 and rd\_addr2 is assigned Register1 and Register in default.
- I implemented the case part according to the table 3 in the lab manual.

```
| module FSM(START, ZERO_FLAG, CLK, RST, op_code, oprl, opr2, DONE);
| purpose the size = 1; | size = 210 | op_code;
| output reg [size = 210] op_code;
| output reg [size = 310] oprl, opr2;
| output reg [size = 4100], state < 4
```

Figure 3: Verilog Code of FSM

#### **Comments:**

- I implemented the FSM according to the state diagram.
- Firstly, all the states are declared as parameters.
- In the first always block, it checks the rising RST. If RST is rising it directly goes to the state S0.
- In the second always block, it computes the output. For example, op\_code is "001", opr1 is "10" and opr2 is "10" in S2. It means it sets the Register2 to 1.
- In the third always block, it computes the next state. For instance, if ZERO\_FLAG is '1', next state will be S4 in S1, otherwise it will be S5.

```
module FIBO_FSM(START, ZERO_FLAG, CLK, RST, DONE, wrt_addr, wrt_en, load_data, rd_addr1, rd_addr2, alu_opcode);
parameter size = 4;

input START, ZERO_FLAG, CLK, RST;
output [size-2:0] alu_opcode;
output [size - 3:0] wrt_addr, rd_addr1, rd_addr2;
output DONE, wrt_en, load_data;

wire [size - 2:0] alu;
wire [size - 3:0] operand1, operand2;

fSM_DECO_DO(alu, operand1, operand2, alu_opcode, rd_addr1, rd_addr2, wrt_addr, wrt_en, load_data);
endmodule
fSM_DECO_DO(alu, operand1, operand2, alu_opcode, rd_addr1, rd_addr2, wrt_addr, wrt_en, load_data);
endmodule
```

Figure 4:Verilog Code of FIBO\_FSM

- FIBO FSM consists of two parts which are FSM and FSM DECO.
- Firstly, FSM is called, and according to the alu, operand1 and operand2, FSM\_DECO sends signals to the datapath.

```
module TOP(START, RST, DONE, CLK, count, data);
 2
   parameter size = 4;
 3
 4
   input START, RST, CLK;
 5
 6
   input [size - 1:0] count;
   output DONE;
   output [size - 1:0] data;
8
10 wire zero_flag, wrt_en, load_data;
   wire [size - 2:0] Alu;
wire [size - 3:0] wrt_addr, rd_addr1, rd_addr2;
11
12
14
15 FIBO_FSM F0(START, zero_flag, CLK, RST, DONE, wrt_addr, wrt_en, load_data, rd_addr1, rd_addr2, Alu);
   FIBO_DATAPATH DO(wrt_addr, wrt_en, CLK, load_data, rd_addr1, rd_addr2, Alu, count, zero_flag, data);
18
```

Figure 5: Verilog Code of Top-Level Design

- Top-level design consists of FIBO\_FSM and datapath.
- First, FSM is called, and according to its inputs datapath is called.
- FIBO\_FSM decides the wrt\_addr, wrt\_en, load\_data, rd\_addr1, rd\_addr2 and opcode of alu.
- Also, it has an count input. When count is '0' operation will be stopped and DONE will be '1'.

### **TESTBENCH**

Figure 6: Testbench of Datapath

- In the testbench, firstly it loads the count value to Register 4, then it sets Register 1 and Register 2 as 1. After that, it copies the Register 1 value to Register 3, and sum of the Register 1 and Register 2 is assigned to Register 1. Then it decrements the value of Register 4 because it holds the value of count.
- All operations are performed according to the algorithm in lab manual.



Figure 7: Simulation Results of Datapath

- As we can see the fibonacci numbers can be seen at 200ps, 700ps, 1100ps, 1600ps and 1900ps which are 1-2-3-5-8.
- Therefore, the results are correct.

```
1 module TB FSM DECO();
   parameter size = 4;
   wire [size - 2: 0] ALU;
   wire [size - 3: 0] rd addr1, rd addr2, wrt addr;
 4
   wire wrt_en, load_data;
 5
 6
   reg [size - 2: 0] op_code;
   reg [size - 3: 0] opr1, opr2;
 8
 9
   FSM_DECO DUT(op_code, opr1, opr2, ALU, rd_addr1, rd_addr2, wrt_addr, wrt_en, load_data);
10
   initial
11
12 ⊟begin
   op code = 3'b000; opr1 = 2'b01; opr2 = 2'b10; #100; //noop
   op_code = 3'b001; opr1 = 2'b01; opr2 = 2'b10; #100; //set
14
   op_code = 3'b010; opr1 = 2'b01; opr2 = 2'b10; #100; //inc
15
    op code = 3'b011; opr1 = 2'b01; opr2 = 2'b10; #100; //dec
   op_code = 3'b100; opr1 = 2'b01; opr2 = 2'b10; #100; //load
17
   op_code = 3'b101; opr1 = 2'b01; opr2 = 2'b10; #100; //store
18
    op_code = 3'b110; opr1 = 2'b01; opr2 = 2'b10; #100; //add
19
   op_code = 3'b111; opr1 = 2'b01; opr2 = 2'b10; #100; //copy
20
21
    end
22
   endmodule
```

Figure 8: Testbench of FSM\_DECO

#### Comments:

• All operation codes are tested, opr1 is represented as 1 and opr2 is represented as 2.



Figure 9: Simulation Results of FSM\_DECO

- All operations performed correctly. For instance, when op\_code is "111", it will perform copy operation. It means rd\_addr1 will be the same as opr2. We can see that at 700ps.
- Therefore, the results are correct.

Figure 10: Testbench of FSM

• I wrote the testbench according to the state diagram, and I will check my results in the simulation part. If the op\_code, opr1 and op2 is correct then the results are correct.



Figure 11: Simulation Results of FSM

- The results are as expected. For example, in the state diagram the opcodes goes like that 100->001->001->101->111->110->111->011->101, and I can see the same results in the simulation.
- The opr1 is 00->11->10->... in the state diagram, and it is the same in the simulation.
- The opr2 is the same as in the state diagram.
- Therefore, results are correct.

Figure 12: Testbench FIBO\_FSM



Figure 13: Simulation Results of FIBO\_FSM

- The state diagram, and algorithm will be cheched in this part.
- The first step is loading count, so opcode of load is "100". The wrt\_addr should be "00" to activate Register4.
- The second step is setting the Register1 and Register2 as '1', so the opcode should be "001", and the wrt addr should be "11" then "10".
- The third step checking if the count is '0', so opcode should be "101" and the rd\_addr1 should be "00".
- The fourth step is Register1's value is copied to Register3, so opcode should be "111", and the wrt\_addr should be "01".
- The fifth step is setting Register1 as sum of Register1 and Register2, so opcode should be "110", and wrt\_addr should be "11".
- The sixth step is setting Register2 as Register3, so opcode should be "111", and the wrt\_addr should be "10".
- When we check all these conditions, we can see the same results in simulation.
- Therefore, the results are correct.

```
module TOP_TB();
 3
    parameter size = 4;
 4
 5
    reg START, RST, CLK;
    reg [size - 1:0] count;
    wire [size - 1:0] data;
    wire DONE;
   TOP DUT (START, RST, DONE, CLK, count, data);
11
12
   always
13 ⊟begin
   |START = 1; RST = 0; count = 4'b111; #100;
14
15
   end
16
17
   alwavs
18 ⊟begin
   CLK = 0; #50;
19
20
   CLK = 1; #50;
    end
```

Figure 14: Testbench of Top-Level Design



Figure 15: Simulation Results of Top-Level Design

- When we check the Registers' values, it is the same as algorithm.
- Fibonacci series can be seen at 100ps, 600ps, 1100ps, and so on.
- fmax is 1/500ps.
- Therefore, the results are correct.

## Conclusion

In this lab, I have completed a big design step by step. I have started to design from a 2x1 multiplexer, and it growed fastly. At the end of the design, I have a complex design. This lab improved my engineering and problem solving skills.