

# GEBZE TECHNICAL UNIVERSITY

## ELECTRONICS ENGINEERING DEPARTMENT ELEC 237

## **EXPERIMENT – 2 REPORT**

#### PREPARED BY

| IREM CAN    | 1901022006 |  |
|-------------|------------|--|
| MERVE TUTAR | 1901022050 |  |



## **INGREDIENTS**

| 1. | Introduction                           | 2  |
|----|----------------------------------------|----|
| 2. | Experiment                             | 3  |
|    | 2.1. Voltage and Current Offsets       | 3  |
|    | 2.1.1. Offset Measurement              | 5  |
|    | 2.2. Compensated Miller Integrator     | 10 |
|    | 2.2.1. Integrator offset Control       | 10 |
|    | 2.2.2. Integrator Operation            | 12 |
|    | 2.3 Frequency Effects                  | 16 |
|    | 2.3.1. Small Signal Frequency Response | 16 |
|    | 2.3.2. Slew-rate limiting              | 20 |
| 3. | Conclusion                             | 23 |
| 4. | References                             |    |



#### 1. Introduction

An integrator is basically an <u>inverting amplifier</u> that replaces feedback <u>resistor</u> with a <u>capacitor</u> of suitable value.



Figure 1. Inverting operational amplifier circuit

The above figure, is an inverting operational amplifier circuit.

This can be modified to an op amp integrator circuit, if the feedback <u>resistor</u>  $R_f$  is replaced by a <u>capacitor</u> C as shown below.



Figure 2. Inverting operational amplifier circuit

In an ideal op amp the voltage at non inverting input terminal is same as that of inverting input.

Here, in the circuit, as the non inverting input is grounded, the <u>electric potential</u> of inverting input will also be zero as non inverting input. In an ideal op amp, no current entires to the op\_amp through both inverting and non inverting inputs.

Now, if Kirchhoff's current law is applied at node 1 of the above circuit, shown in Figure 2, we get,

$$\begin{split} \frac{v_i}{R} &= -C \frac{\mathrm{d} v_0}{\mathrm{d} t} \\ \Rightarrow dv_0 &= -\frac{1}{RC} v_i \ dt \end{split}$$



Integrating both side, it is obtained,

$$v_0 = -\frac{1}{RC} \int v_i \ dt$$

This is the integral function of input voltage.



**Figure 3.** UA741CN Opamp with pin connections.

#### 1. Experiment

#### 2.1. Voltage and Current Offsets



**Figure 4.** A circuit for the measurement of offsets.



The circuit is assembled as shown in Figure 2. Power supplies are set to  $\pm 10V$ . VC is measured for R2=R3=1M $\Omega$  (resistors are used within 5% tolerance). Then, R3 was shorted and VC was measured, and when R3 was shorted, R1=1k $\Omega$  was added to ground from the negative input and VC was measured. The measurement results are shown in Table 1.

**Table 1**. Vc measurements for offset calculations

|    | $R_3 = 1 M\Omega$ $R_1 = \infty$ | $R_3 = 0$ $R_1 = \infty$ | $R_3 = 0$ $R_1 = 1 \text{ k}\Omega$ | 77 |
|----|----------------------------------|--------------------------|-------------------------------------|----|
| Vc | 3.8 mV                           | SmV                      | 0,75V                               | 4. |



**Figure 5.** Simulation output for  $R_3 = R_2 = 1M \Omega$ 

Figure 6. Simulation output for R<sub>3</sub> short circuit



Figure 7. Simulation output for  $R_1 = 1k \Omega$ 



| <b>Table 2.</b> Ve incastrements for offset calculations in Multismi | <b>Table 2.</b> Vc measurements | for | offset ca | lculations | in Multisim |
|----------------------------------------------------------------------|---------------------------------|-----|-----------|------------|-------------|
|----------------------------------------------------------------------|---------------------------------|-----|-----------|------------|-------------|

|                | $R3 = 1 M\Omega$ $R1 = \infty$ | $R3 = 0$ $R1 = \infty$ | $R3 = 0$ $R1 = 1 \text{ k}\Omega$ |
|----------------|--------------------------------|------------------------|-----------------------------------|
| V <sub>c</sub> | 38.1 uv                        | 79.8 mV                | 90.5 mV                           |

When the simulations and the measurements made in the experiment were compared, it was seen that the measured results were different. This may be due to the CP type of opamp used.

#### 2.1.1. Offset Measurement

The effects of bias current, offset current and offset voltage on each of these VC values, respectively, are considered. Each one is calculated and their differences from the data sheet values are discussed in the Analysis and Discussion section.

• Approximate ranges for these values in the datasheet are as follows:

o VOS  $\leq$  6 mV; VOS  $\approx$  1 mV (typical value)

o IIB  $\leq$  500 nA; IIB  $\approx$  80 nA

o IOS < 200nA; iOS  $\approx 20$  nA

Bearing in mind that all measurements will be different, but the predictive analysis should be similar: Since it is emphasized that these two are independent effects, the contribution from both offset voltage and currents has been taken into account - so superposition is valid here.

VC = Av.VOS + R2.(IIB + IOS/2) and VC = Av.VOS + R2. IOS formulas for VC measurements suitable for calculating bias current, offset current, and offset voltage. Calculation results are transferred to Table 2.



Figure 8. Simulation output for  $R_3 = R_2 = 1 M \Omega$ 



Figure 9. Simulation output for R<sub>3</sub> short circuit



Figure 10. Simulation output for  $R_1=1k\;\Omega$ 



Offset voltage is the result of a difference in voltage between the outputs of two operation amplifiers.

Bias is direct current (DC) deliberately made to flow, or DC voltage deliberately applied, between two points for the purpose of controlling a circuit.

The input offset current ( $I_{OS}$ ) is equal to the difference between the input bias current at the non-inverting terminal ( $I_{B+}$ ) minus the input bias current at the inverting ( $I_{B-}$ ) terminal of the amplifier.

input bias current - is the dc current which must be supplied to the op-amp inputs for proper operation.
 Ideally, this current is zero...
 input offset current - the difference between bias current at both terminals

Figure 11. Bias current and Offset curent



Figure 12. Vout, Ib and Ios equations



 Table 3. Calculation Area

| Vos                                             | I <sub>IB</sub>                                                                                                      | los                                                                          |
|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|
|                                                 |                                                                                                                      |                                                                              |
|                                                 |                                                                                                                      |                                                                              |
| R3= 1 MΩ R1= ∞                                  | R3= 1 MΩ                                                                                                             | R3= 1 MΩ R1= ∞                                                               |
| V. 50.5. V.                                     | $IB1 = \frac{VC - VA}{R} = \frac{(38.1 \times 10^{-6}) - (-79.7 \times 10^{-3})}{10^{6}}$ $= 7.974 \times 10^{-8} A$ | Ios=   I <sub>B1</sub> - I <sub>B2</sub>                                     |
| $V_{A}$ =-79.7 mV<br>$V_{B}$ =-79.7 mV          | $R = 7.974 \times 10^{-8} A$                                                                                         |                                                                              |
| $V_{C}=38.1 \mu\text{V}$ $V_{OS}=V_{A}-V_{B}=0$ | $IB2 = \frac{-VA}{R} = \frac{-(-79.7 \times 10^{-3})}{10^6} = 7.97 \times 10^{-8}A$                                  | $los =  (7.974 - 7.97) \times 10^{-8} $<br>$los = 4 \times 10^{-11}$         |
|                                                 | $IB1 + IB2  (7.974 + 7.97) \times 10^{-8}$                                                                           |                                                                              |
|                                                 | $IB = \frac{IB1 + IB2}{2} = \frac{(7.974 + 7.97) \times 10^{-8}}{2}$ $= 7.972 \times 10^{-8} A$                      |                                                                              |
|                                                 |                                                                                                                      |                                                                              |
| R3= 0 R1= ∞                                     | R3= 0 R1= ∞                                                                                                          | R3= 0 R1= ∞                                                                  |
|                                                 | VG VA (50.0 40-2) (40.0 40-6)                                                                                        | I <sub>OS</sub> =   I <sub>B1</sub> - I <sub>B2</sub>                        |
| $V_{A}=10.8 \mu V$ $V_{B}=0$                    | $IB1 = \frac{VC - VA}{R} = \frac{(79.8 \times 10^{-3}) - (10.8 \times 10^{-6})}{10^{6}}$                             |                                                                              |
| $V_C=79.8 \text{ mV}$                           | $= 7.97 \times 10^{-8} A$                                                                                            | $ l_{OS}= (7.97\times10^{-8})-(-1.08\times10^{-11}) $                        |
| $V_{OS} = V_{A} - V_{B} = 10.8 \ \mu V$         | $IB2 = \frac{-VA}{R} = \frac{-(10.8 \times 10^{-6})}{10^6} = -1.08 \times 10^{-11}A$                                 | los =7.97×10 <sup>-8</sup>                                                   |
|                                                 | $IB = \frac{IB1 + IB2}{2} = \frac{7.97 \times 10^{-8} + (-1.08 \times 10^{-11})}{2}$                                 |                                                                              |
|                                                 | $= 3.984 \times 10^{-8}  A$                                                                                          |                                                                              |
| R3= 0 R1= 1 kΩ                                  | R3= 0 R1= 1 kΩ                                                                                                       | R3= 0 R1= 1 kΩ                                                               |
| $V_{A}=10.8 \; \mu V$                           | $IB1 = \frac{VC - VA}{R} = \frac{(90.5 \times 10^{-3}) - (10.8 \times 10^{-6})}{10^{6}}$                             | los= I <sub>B1</sub> -I <sub>B2</sub>                                        |
| $V_B=0$<br>$V_C=90.5 \text{ mV}$                | $R = 9.04 \times 10^{-8} A$                                                                                          |                                                                              |
| $V_{OS} = V_{A} - V_{B} = 10.8 \ \mu V$         | $IB2 = \frac{-VA}{R} = \frac{-(10.8 \times 10^{-6})}{10^6} = -1.08 \times 10^{-11}A$                                 | $los= (9.04\times10^{-8})-(-1.08\times10^{-11}) $<br>$los=9.04\times10^{-8}$ |
|                                                 | $IB = \frac{IB1 + IB2}{2} = \frac{9.04 \times 10^{-8} + (-1.08 \times 10^{-11})}{2}$                                 |                                                                              |
|                                                 | $= 9.03 \times 10^{-14} A$                                                                                           |                                                                              |
|                                                 |                                                                                                                      |                                                                              |





Figure 13. Table filled during the experiment



Figure 14. Op-amp circuit for question 1



The circuit shown in figure 10 is a circuit with two 1M resistors with a tolerance of 5%. During the experiment, updates were made on this circuit and progress was made.

#### 2.2.Compensated Miller Integrator

#### 2.2.1. Integrator Offset Control



Figure 15. A compansated integrator

The circuit is assembled as shown in Figure 15 With the power supplies set to  $\pm 10$ V:

- a) With node A open and measuring  $V_C$ ,  $R_4$  is adjusted 50% to make  $V_C = 0$  V.
- b) Ground node A. Node C and node D were measured and recorded in Table 4.
- c) To measure node C and make  $V_C = 0$  V,  $R_4$  is adjusted 50% and node D is measured.

a) b) c)

Vc 79.8mV 80.7mV 7.87V

VD 27.0nV -10,0V

**Table 4.** Compensation measurements.







**Figure 16.** Simulation output for  $R_4 = \%50$ 

Figure 17. Simulation output for node A is grounded



**Figure 18.** Simulation output for  $R_4 = \%50$  and node A is grounded.

**Table 5.** Compensation measurements of Multisim

|                | a)      | <b>b</b> ) | c)      |
|----------------|---------|------------|---------|
| V <sub>C</sub> | 27.0 nV | -10.0 V    | 27.0 nV |
| V <sub>D</sub> | 79.8 mV | 7.97 V     | 80.9 mV |

Simulation outputs are given in Table 5.

Ideally, if both inputs of an op amp are at exactly the same voltage, then the output should be at zero volts. In practice, a small differential voltage must be applied to the inputs to force the output to zero. This is known as the input offset voltage, VOS.

Measuring input offset voltages of a few microvolts requires that the test circuit does not introduce more error than the offset voltage itself. The measurement is made at the amplifier output using an accurate digital voltmeter. The offset referred to the input (RTI) is calculated by dividing the output voltage by the noise gain. The small source resistance seen by the inputs results in negligible bias current contribution to the measured offset voltage.

#### 2.2.2 Integrator Operation

The circuit shown in Figure 15 is used with the compensation set in 2.1. A function generator is connected to input A.

a) The generator is set to provide 1 Vpp amplitude at input A and 1 kHz symmetrical square wave at A and C.



Figure 19. Integrator operation square waveform





Figure 20. Relative timing simulation measurement for square wave

#### Relative timing = 250 us



Figure 21. Peak amplitudes simulation measurement for square wave

Peak amplitudes = 340 mV

## GEBZE

#### **ELEKTRONICS ENGINERRING DEPARTMENT ELEC 237**

b) Its generator is set to produce a sine wave to provide 1 Vpp sine wave at input A. Waveforms, peak amplitude and relative timing are noted.



Figure 22. Integrator operation sinusoidal waveform



Figure 23. Relative timing simulation measurement for sinusoidal wave

#### Relative timing = 250 us



Figure 24. Peak amplitudes simulation measurement for sinusoidal wave

Peak amplitudes = 340 mV

c) The frequency of the signal at the nodes was adjusted so that the amplitudes of the A and C nodes of the generator had the same magnitude. It has been observed that this frequency value is 160 Hz.



Figure 25. Simulation measurement

$$f = 160 \text{ Hz}$$
  $\Phi = 1.39 \text{ ms}$ 



**Figure 26.** Op-amp circuit for question 2



#### 2.3. Frequency Effects

#### 2.3.1. Small Signal Frequency Response



Figure 27. A high-gain inverting amplifier for frequency measurement

Frequency Response of an electric or electronics circuit allows us to see exactly how the output gain (known as the *magnitude response*) and the phase (known as the *phase response*) changes at a particular single frequency, or over a whole range of different frequencies from 0Hz, (d.c.) to many thousands of mega-hertz, (MHz) d epending upon the design characteristics of the circuit.

Generally, the frequency response analysis of a circuit or system is shown by plotting its gain, that is the size of its output signal to its input signal, Output/Input against a frequency scale over which the circuit or system is expected to operate. Then by knowing the circuits gain, (or loss) at each frequency point helps us to understand how well (or badly) the circuit can distinguish between signals of different frequencies.

The frequency response of a given frequency dependent circuit can be displayed as a graphical sketch of magnitude (gain) against frequency (f). The horizontal frequency axis is usually plotted on a logarithmic scale while the vertical axis r epresenting the voltage output or gain, is usually drawn as a linear scale in decimal divisions. Since a systems gain can be both positive or negative, the y-axis can therefore have both positive and negative values.



Figure 28. Frequency Response Curve



#### Frequency Response -3dB Point

$$-3dB = 20log_{10}(0.7071)$$

Figure 29. Equation for -3 dB

These -3dB corner frequency points define the frequency at which the output gain is reduced to 70.71% of its maximum value. Then we can correctly say that the -3dB point is also the frequency at which the systems gain has reduced to 0.707 of its maximum value.

The -3dB point is also known as half power points as the output power at these corner frequencies will be half of the maximum 0dB value as shown.

-The circuit was assembled as shown in Figure 27. Power supplies are set to  $\pm 10 \text{V}$ . Connected the function generator to input A at 100 Hz. Measured nodes A and D. The generator amplitude was adjusted to provide a peak output of 2 Vpp at 100 Hz at the D node. Changed resistor R2 from  $1 \text{M}\Omega$  to  $100 \text{k}\Omega$  and repeated.

**Table 6.** Small-signal frequency measurements for R2 =  $1M\Omega$ 

| $R_2=1M\Omega$ | a)                | b)          | c)         |
|----------------|-------------------|-------------|------------|
| VA             | 68.0mV            | 164.8 MV    | 62.4 mV    |
| VD             | 2 V <sub>pp</sub> | rms: 0.44 V | (ms 0,235V |
| fı             | 100 Hz            | 141.5 Ha    | 1415 42    |

**a)** Measured nodes A and D. The generator amplitude is adjusted to provide a peak output of 2 Vpp at 100 Hz at the D node.



**Figure 30.** Circuit for  $1M\Omega$ 





Figure 31. 100 Hz voltage measurement

**b)** The frequency of the generator is increased to the value at which vD is reduced by 3dB.  $(1/\sqrt{2} = 0.707 \text{ of } 100 \text{ Hz})$ .



Figure 32. 141.5 Hz voltage measurement

c) The frequency is increased to 10 f4. The peak-to-peak output value was measured.



Figure 33. 14150 Hz voltage measurement

**Table 7.** Small-signal frequency measurements  $R_2 = 1M\Omega$  in Multisim

| $R2 = 100 k\Omega$ | a)                | <b>b</b> ) | c)       |
|--------------------|-------------------|------------|----------|
| VA                 | 105 mV            | 105 mV     | 113 mV   |
| V <sub>D</sub>     | 2 V <sub>PP</sub> | 1.6 V      | 116 mV   |
| f <sub>4</sub>     | 100 Hz            | 141.5 Hz   | 14150 Hz |

## **d**) Changed resistor R2 from $1M\Omega$ to $100k\Omega$ and repeated a), b), c).



Figure 34. 100 Hz voltage measurement



Figure 35. 141.5 Hz voltage measurement





Figure 36. 14150 Hz voltage measurement

**Table 7.** Small-signal frequency measurements  $R_2 = 100k\Omega$  in Multisim

| $R2 = 100 k\Omega$ | a)                | <b>b</b> ) | <b>c</b> ) |
|--------------------|-------------------|------------|------------|
| VA                 | 76 mV             | 80 mV      | 64 mV      |
| $V_{\mathrm{D}}$   | 2 V <sub>PP</sub> | 104 mV     | 104 mV     |
| f4                 | 100 Hz            | 141.5 Hz   | 14150 Hz   |

#### 2.3.2. Slew-rate limiting

The slew rate is defined as the maximum rate of output voltage change per unit time. It is denoted by the letter S. The slew rate helps us to identify the amplitude and maximum input frequency suitable to an operational amplifier (opamp) such that the output is not significantly distorted.

Slew rate is a critical factor in ensuring that an OP amp can deliver an output that is reliable to the input. Slew rate changes with the change in voltage gain. Therefore, it is generally specified at unity (+1) gain condition.

The input and slew limited output voltage waveform are shown in the figure below.





Şekil 37. Input and Slew Limited Output Voltage Waveform



Figure 38. A circuit for evaluatig slew rate

The circuit was assembled as shown in Figure 38. Power supplies are set  $\pm 10V$ . The function generator is connected to input B at 1 kHz.

a)Nodes B and D were measured. The generator amplitude was adjusted to provide a peak output of 0.2 Vppat 1 kHz at the D node.



Figure 39. The generator amplitude is set for Pk-Pk=0.2V

**b)** Raise the frequency of the generator to the value at which vDis reduced by3dB(to  $1/\sqrt{2} = 0.707$  of its 1 kHz value). Note the frequency as f5. Verify that it's 100 times that in E3.1 b), namely 100 f4.

#### **f**<sub>5</sub>=1414,4s

c) Reduce the frequency to 1 kHz. Raise the input signal amplitude until  $V_D$  reaches 8 Vpp. Note vB.





Figure 40. Vb value for Vp-p=8V



Figure 41. Experimental circuit of question 3



#### 3. Conclusion

In this experiment, Operational-Amplifier Imperfections and Applications Basics is used. We used concepts such as bias current, offset current, and offset voltage, peak to peak and frequency.

It has been learned that the offset voltage is the result of the voltage difference between the outputs of the two processing amplifiers. It was learned that the input offset current (IOS) is equal to the difference between the input bias current at the non-inverting terminal (IB+) and the input bias current at the inverter (IB-) terminal of the amplifier. It was concluded that the bias current refers to the DC currents entering or leaving the input pins of the amplifier to create a defined operating point during normal operation.

We have applied various formulas (for example: VC = Av.VOS + R2.(IIB + IOS/2) and VC = Av.VOS + R2) to calculate the bias current, offset current, and offset voltage.

It was observed that the VC voltage was zero when it was brought to the 50% level by obtaining information about the effect of potentiometers on the opamp.

Waveforms were plotted taking into account the peak amplitudes and the relative timing. According to frequency changes, resistance changes and amplitude changes, different measurements were taken from the wave graphs and examined.

There are some differences between the measurements we took during the experiment and the measurements made in the multism program. We think that these may be due to the opamp characteristic or calculation errors.

#### 4. References

- [1] https://www.electronics-tutorials.ws/amplifier/frequency-response.html
- [2] https://en.wikipedia.org/wiki/Input\_offset\_voltage
- [3] https://www.sciencedirect.com/topics/engineering/offset-voltage
- [4] https://www.analog.com/media/en/training-seminars/tutorials/mt-037.pdf