#### Lecture 8

#### **Software Pipelining**

- I Introduction
- II Problem Formulation
- III Algorithm

Advanced Compilers M. Lam

### I. Example of DoAll Loops

- Machine
  - Per instruction: 1 read, 1 write, 1 (2-stage) arithmetic op, with hardware loop op and auto-incrementing addressing mode.
- Source code

For 
$$i = 1$$
 to  $n$   
 $D[i] = A[i] * B[i] + c$ 

• Code for one iteration

```
1. LD R5,0(R1++)
2. LD R6,0(R2++)
3. MUL R7,R5,R6
4.
5. ADD R8,R7,R4
6.
7. ST 0(R3++),R8
```

• No parallelism in basic block

L8: Software Pipelining

# **Unrolling**

```
1. L: LD
2.
       LD
3.
                LD
4.
      MUL
                LD
5.
                MUL
                          LD
6.
      ADD
                          LD
7.
                                   LD
                ADD
8.
       ST
                         {\tt MUL}
                                   LD
9.
                                   MUL
10.
                ST
                          ADD
11.
                                   ADD
12.
                          ST
13.
                                   ST
                                          BL (L)
```

• Let *u* be the degree of unrolling:

Length of u iterations = 7+2(u-1)

Execution time per source iteration = (7+2(u-1)) / u = 2 + 5/u

Advanced Compilers 3 L8: Software Pipelining

## **Software Pipelined Code**

| 1. LD  |           |     |     |     |  |
|--------|-----------|-----|-----|-----|--|
| 2. LD  | T.D.      |     |     |     |  |
| 3. MUL | LD        |     |     |     |  |
| 4.     | ${ m LD}$ |     |     |     |  |
| 5.     | MUL       | LD  |     |     |  |
| 6. ADD |           | LD  |     |     |  |
| 7.     |           | MUL | LD  |     |  |
| 8.ST   | ADD       |     | LD  |     |  |
| 9.     |           |     | MUL | LD  |  |
| 10.    | ST        | ADD |     | LD  |  |
| 11.    |           |     |     | MUL |  |
| 12.    |           | ST  | ADD |     |  |
| 13.    |           |     |     |     |  |
| 14.    |           |     | ST  | ADD |  |
| 15.    |           |     |     |     |  |
| 16.    |           |     |     | ST  |  |

- Unlike unrolling, software pipelining can give optimal result.
- · Locally compacted code may not be globally optimal
- DOALL: Can fill arbitrarily long pipelines with infinitely many iterations

# **Example of DoAcross Loops**

Loop: 1. LD

Sum = Sum + A[i]; 2. MUL

B[i] = A[i] \* c 3. ADD

4. ST

#### **Software Pipelined Code**

1. LD
2. MUL
3. ADD LD
4. ST MUL
5. ADD
6. ST

#### **Doacross loops**

- · Recurrences can be parallelized
- Harder to fully utilize hardware with large degrees of parallelism

Advanced Compilers 5 L8: Software Pipelining

#### **II. Problem ForMULation**

- Goals
  - maximize throughput
  - · small code size
- Find
  - an identical relative schedule S(n) for every iteration
  - a constant initiation interval (T)

#### such that

· the initiation interval is minimized



#### Complexity

NP-complete in general

### **Resources on Bound on Initiation Interval**

• Example: Resource usage

LD, LD, MUL, ADD, ST

• Lower bound on initiation interval?

Advanced Compilers 7 L8: Software Pipelining

# **Scheduling Constraints: Resource**



- RT: resource reservation table for single iteration
- RTs: modulo resource reservation table

$$RT_{S}[i] = \sum_{t \mid t \mod T = i} RT[t]$$

# **Scheduling Constraints: Precedence**

- Label edges with <  $\delta$ , d >
  - $\delta$  = iteration difference, d = delay

$$\delta \times T + S(n_2) - S(n_1) \ge d$$

• Minimum initation interval?

Advanced Compilers 9 L8: Software Pipelining

## III. Example: Acyclic Graph







### **Algorithm for Acyclic Graphs**

- Find lower bound of initiation interval:  $T_0$ 
  - · based on resource constraints
- For  $T = T_0, T_0+1, \dots$  until all nodes are scheduled
  - For each node *n* in topological order
    - $s_0$  = earliest n can be scheduled
    - For each  $s = s_0$ ,  $s_0 + 1, ..., s_0 + T 1$ 
      - if NodeScheduled (n, s) break;
    - If *n* cannot be scheduled break;
- NodeScheduled (n, s)
  - Check resources of n at s in modulo resource reservation table

Advanced Compilers 11 L8: Software Pipelining

### **Cyclic Graphs**



- No such thing as "topological order"
- b > c; c -> b

$$S(c) - S(b) \ge 1$$

$$T + S(b) - S(c) \ge 2$$

· Schedule b, constrains c and vice versa

$$S(b) + 1 \le S(c) \le S(b) - 2 + T$$

$$S(c) - T + 2 \le S(b) \le S(c) - 1$$

### **Strongly Connected Components**

#### A strongly connected component SCC

- Set of nodes such that every node can reach every other nodes
- Every node constrains all others from above and below
  - Finds longest paths between every pair of nodes
  - As each node scheduled, find lower and upper bounds of all other nodes in SCC
- · SCCs are hard to schedule
  - · Critical cycle: no slack
    - · Backtrack starting with the first node in SCC
  - increases T, increases slack
- Edges between SCCs are acyclic
  - Acyclic graph: every node is a separate SCC

Advanced Compilers 13 L8: Software Pipelining

### **Algorithm Design**

- Find lower bound of initiation interval:  $T_0$ 
  - · based on resource constraints and precedence constraints
- For  $T = T_0, T_0+1, ...$ , until all nodes are scheduled
  - E\*= longest path between each pair
  - For each SCC c in topological order
    - s<sub>0</sub> = Earliest c can be scheduled
    - For each  $s = s_0$ ,  $s_0 + 1, ..., s_0 + T 1$ 
      - if SCCScheduled (c, s) break;
    - If c cannot be scheduled return false;
  - · return true:

## Scheduling a SCC

- SCCScheduled (c, s)
  - Schedule first node at s, return false if fails
  - For each remaining node *n* in *c* 
    - $s_l =$ lower bound on n based on  $E^*$
    - $s_u$  = upper bound on n based on  $E^*$
    - For each  $s = s_l$ ,  $s_l + 1$ , min  $(s_l + T 1, s_u)$ 
      - if NodeScheduled (n, s) break;
    - If *n* cannot be scheduled return false;
  - · return true;

Advanced Compilers 15 L8: Software Pipelining

## **Modulo Variable Expansion**

| • Software-p          | oipelined | code     | 1.<br>2.<br>3.<br>4. | LD<br>LD<br>MUL |       | R1++)<br>R2++) |  |
|-----------------------|-----------|----------|----------------------|-----------------|-------|----------------|--|
| 1. LD                 |           |          | 5.<br>6.             | ADD             | R8,R7 | ,R4            |  |
| 2. LD<br>3. MUL<br>4. | LD<br>LD  |          | 7.                   | ST              | 0(R3+ | +),R8          |  |
| 5.<br>6. ADD          | MUL       | LD<br>LD |                      |                 |       |                |  |
| L:7.<br>8.ST          | ADD       | MUL      | LD<br>LD             | BL I            | J     |                |  |
| 9.<br>10.<br>11.      | ST        | ADD      | MUL                  | LD<br>LD<br>MUL |       |                |  |
| 12.<br>13.<br>14.     |           | ST       | ADD<br>ST            | ADD             |       |                |  |
| -                     |           |          |                      |                 |       |                |  |

#### **Modulo Variable Expansion**

```
1. LD R5,0(R1++)
  2. LD R6,0(R1++)
  3. LD R5,0(R1++) MUL R7,R5,R6
  4. LD R6,0(R1++)
  5. LD R5,0(R1++) MUL R17,R5,R6
  6. LD R6,0(R1++) ADD R8,R7,R7
L 7. LD R5,0(R1++) MUL R7,R5,R6
  8. LD R6,0(R1++) ADD R8,R17,R17 ST 0(R3++),R8
  9. LD R5,0(R1++) MUL R17,R5,R6
10. LD R6,0(R1++) ADD R8,R7,R7
                                   ST 0(R3++),R8 BL L
11.
                    MUL R7, R5, R6
12.
                    ADD R8,R17,R17 ST 0(R3++),R8
13.
14.
                    ADD R8, R7, R7 ST 0(R3++), R8
15.
16.
                                   ST \ O(R3++), R8
```

Advanced Compilers 17 L8: Software Pipelining

### **Algorithm**

- · Normally, every iteration uses the same set of registers
  - · introduces artificial anti-dependences for software pipelining
- Modulo variable expansion algorithm
  - schedule each iteration ignoring artificial constraints on registers
  - · calculate life times of registers
  - unroll the steady state of software pipelined loop to use different registers
- Code generation
  - generate one pipelined loop with only one exit (at beginning of steady state)
  - generate one unpipelined loop to handle the rest
  - code generation is the messiest part of the algorithm!
- HW support: rotating register files (Cydrome Cydra/iA64)
  - indexed register access (e.g. reg. no + contents of special reg)

## **Conclusions**

#### Numerical Code

- Software pipelining is useful for machines with a lot of pipelining and instruction level parallelism
- Compact code
- Limits to parallelism: dependences, critical resource