

# SLG4B41337 GreenPAK™

## **Battery Saver**

### **General Description**

Silego SLG4B41337 is a low power and small form device. The SoC is housed in a 1.6 x 2.5 mm STQFN package which is optimal for using with small devices.

#### **Features**

- Low Power Consumption
- Pb-Free / RoHS Compliant
- Halogen-Free
- STQFN-14 Package

### **Output Summary**

- 2 Outputs Push Pull 1X
- 1 Output Open Drain NMOS 1X

### **Pin Configuration**





# **Battery Saver**

## **Block Diagram**





# **Battery Saver**

**Pin Configuration** 

| Pin# | Pin Name               | Туре                            | Pin Description                    |  |
|------|------------------------|---------------------------------|------------------------------------|--|
| 1    | NC                     |                                 | Keep Floating or Connect to GND    |  |
| 2    | BUTTON                 | Digital Input                   | Digital Input with Schmitt trigger |  |
| 3    | REGN                   | Digital Input                   | Digital Input with Schmitt trigger |  |
| 4    | PWR ON                 | Digital Output                  | Push Pull 1X                       |  |
| 5    | VSYS IN                | P-FET Power<br>Switch Input     | P-FET Power Switch Input           |  |
| 6    | NC                     |                                 | Keep Floating or Connect to GND    |  |
| 7    | VSYS OUT               | P-FET Power<br>Switch Output    | P-FET Power Switch Output          |  |
| 8    | GND                    | GND                             | Ground                             |  |
| 9    | AGND                   | AGND                            | Ground                             |  |
| 10   | BTN SENSE              | Digital Input                   | Digital Input with Schmitt trigger |  |
| 11   | BTN OUT                | Digital Output                  | Open Drain NMOS 1X                 |  |
| 12   | NC                     | Keep Floating or Connect to GND |                                    |  |
| 13   | EN OUT                 | Digital Output                  | Push Pull 1X                       |  |
| 14   | VDD PWR Supply Voltage |                                 | Supply Voltage                     |  |

**Ordering Information** 

| Part Number   | Package Type                         |
|---------------|--------------------------------------|
| SLG4B41337V   | V=STQFN-14L                          |
| SLG4B41337VTR | STQFN-14L – Tape and Reel (3k units) |



# **Battery Saver**

### **Absolute Maximum Conditions**

| Parameter                             | Condition                                | Min. | Max. | Unit |
|---------------------------------------|------------------------------------------|------|------|------|
| V <sub>HIGH</sub> to GND              |                                          | -0.3 | 7    | V    |
| Voltage at input pins                 |                                          | -0.3 | 7    | V    |
| Current at input pin                  |                                          | -1.0 | 1.0  | mA   |
| Storage temperature range             |                                          | -65  | 125  | °C   |
| Junction temperature                  |                                          |      | 150  | °C   |
| ESD Protection (Human Body Model)     |                                          | 2000 |      | V    |
| ESD Protection (Charged Device Model) |                                          | 1000 |      | ٧    |
| Moisture Sensitivity Level            |                                          |      | 1    |      |
| P-FET Power Switch IDS <sub>PK</sub>  | For no more than 1 ms with 1% duty cycle |      | 1.5  | А    |

### **Electrical Characteristics**

(@ 25°C, unless otherwise stated)

| Symbol               | Parameter                                                  | Condition/Note                                                           | Min.   | Тур.   | Max.   | Unit |  |
|----------------------|------------------------------------------------------------|--------------------------------------------------------------------------|--------|--------|--------|------|--|
| $V_{DD}$             | Supply Voltage                                             |                                                                          | 2.3    | 3.3    | 4.35   | V    |  |
| $T_A$                | Operating Temperature                                      |                                                                          | -40    | 25     | 85     | °C   |  |
| IQ                   | Quiescent Current                                          | Static inputs and outputs                                                |        | 1      |        | μΑ   |  |
| Vo                   | Maximal Voltage Applied to any PIN in High-Impedance State |                                                                          |        |        | VDD    | V    |  |
| Io                   | Maximal Average or DC Current (note 1)                     | Per Each Chip Side                                                       |        |        | 90     | mA   |  |
| V <sub>IH</sub>      | HIGH-Level Input Voltage                                   | Logic Input with Schmitt Trigger, at VDD=3.3V                            | 2.13   |        | VDD    | V    |  |
| V <sub>IL</sub>      | LOW-Level Input Voltage                                    | Logic Input with Schmitt Trigger, at VDD=3.3V                            |        |        | 0.95   | V    |  |
| I <sub>IH</sub>      | HIGH-Level Input Current                                   | Logic Input PINs; V <sub>IN</sub> = VDD                                  | -1.0   |        | 1.0    | μΑ   |  |
| I <sub>IL</sub>      | LOW-Level Input Current                                    | Logic Input PINs; V <sub>IN</sub> = 0V                                   | -1.0   |        | 1.0    | μΑ   |  |
| V <sub>OH</sub>      | HIGH-Level Output Voltage (note 1)                         | Push Pull & PMOS OD,<br>I <sub>OH</sub> = 3mA, 1X Driver, at VDD=3.3 V   | 2.71   | 3.09   |        | V    |  |
| V <sub>OL</sub>      | LOW-Level Output Voltage                                   | Push Pull,<br>I <sub>OL</sub> = 3mA, 1X Driver, at VDD=3.3 V             |        | 0.15   | 0.28   | V    |  |
| VOL                  | (note 1)                                                   | Open Drain,<br>I <sub>OL</sub> = 3mA, 1X Driver, at VDD=3.3 V            |        | 0.080  | 0.147  | V    |  |
| I <sub>OH</sub>      | HIGH-Level Output Current (note 1)                         | Push Pull & PMOS OD,<br>V <sub>OH</sub> = 2.4 V, 1X Driver, at VDD=3.3 V | 6.01   | 12.07  |        | mA   |  |
|                      | LOW-Level Output Current                                   | Push Pull,<br>V <sub>OL</sub> =0.4V, 1X Driver, at VDD=3.3 V             | 4.06   | 6.92   |        | m A  |  |
| I <sub>OL</sub>      | (note 1)                                                   | Open Drain,<br>V <sub>OL</sub> =0.4V, 1X Driver, at VDD=3.3 V            | 7.313  | 12.37  |        | mA   |  |
| R <sub>PULL_UP</sub> | Internal Pull Up Resistance                                | Pull up on PINs 2, 3                                                     | 7      | 10     | 13     | kΩ   |  |
|                      | Delay0 Time                                                | At temperature 25°C                                                      | 456.75 | 501.76 | 534.79 |      |  |
| $T_{DLY0}$           | Delayo Tilile                                              | At temperature -40°C +85°C (note 1)                                      | 412.66 | 501.76 | 633.16 | 6 ms |  |
| T <sub>DLY1</sub>    | Delay1 Time                                                | At temperature 25°C                                                      | 3.24   | 3.51   | 3.69   | s    |  |
| I DLY1               | Delay i Tillie                                             | At temperature -40°C +85°C (note 1)                                      | 2.93   | 3.51   | 4.37   | ٥    |  |



# **Battery Saver**

| T <sub>DLY2</sub>             | Delay2 Time                         | At temperature 25°C                                                                                                                                   | 13.97  | 15.2   | 16.05            | ms   |
|-------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|------------------|------|
| • DLY2                        | Dolay Z Timo                        | At temperature -40°C +85°C (note 1)                                                                                                                   | 12.62  | 15.2   | 19               | 1113 |
| T <sub>DLY3</sub>             | Delay3 Time                         | At temperature 25°C                                                                                                                                   | 456.75 | 501.76 | 534.79           | ms   |
|                               | •                                   | At temperature -40°C +85°C (note 1)                                                                                                                   | 412.66 | 501.76 | 633.16           |      |
| V <sub>IN</sub>               | Power Switch Input Voltage          | -40 °C to 85 °C                                                                                                                                       | 1.5    |        | 5.0              | V    |
| I <sub>IN</sub>               | Power Switch Current (PIN           | when Off, V <sub>IN</sub> = 5.0 V                                                                                                                     |        | 0.02   | 0.1              | μΑ   |
|                               | 5) Leakage Measured from            | when PWR_SW_ON = V <sub>IN</sub> , No load                                                                                                            |        | 0.02   | 0.1              |      |
| I <sub>DS_LKG</sub>           | PIN 5 to PIN 7                      | when Off, $V_{IN} = 5.0 \text{ V}$                                                                                                                    |        | 0.05   | 1                | μΑ   |
| I <sub>ON_LKG</sub>           | PWR_SW_ON Pin Input<br>Leakage      |                                                                                                                                                       |        |        | 0.1              | μΑ   |
|                               |                                     | $@V_{IN} = 5.5 V$                                                                                                                                     |        | 28.5   | 32.0             |      |
|                               | Static Drain to Source              | $@V_{IN} = 3.3 \text{ V}$                                                                                                                             |        | 36.4   | 40.0             |      |
| RDS <sub>ON</sub>             | ON Resistance @ T <sub>A</sub> 25°C | $@V_{IN} = 2.5 V$                                                                                                                                     |        | 44.3   | 49.0             | mΩ   |
|                               | ON Resistance & 1 <sub>A</sub> 23 C | $@V_{IN} = 1.8 V$                                                                                                                                     |        | 60.8   | 65.0             |      |
|                               |                                     | $@V_{IN} = 1.5 V$                                                                                                                                     |        | 77.6   | 82.0             |      |
|                               |                                     | $@V_{IN} = 5.5 \text{ V}$                                                                                                                             |        | 34.0   | 36.0             |      |
|                               | Static Drain to Source              | @ $V_{IN} = 3.3 \text{ V}$                                                                                                                            |        | 43.8   | 46.0             |      |
| RDS <sub>ON</sub>             | ON Resistance @ T <sub>A</sub> 85°C | $@V_{IN} = 2.5 V$                                                                                                                                     |        | 53.3   | 56.0             | mΩ   |
|                               | ON Resistance @ 1 <sub>A</sub> 65 C | $@V_{IN} = 1.8 \text{ V}$                                                                                                                             |        | 72.2   | 76.0             |      |
|                               |                                     | @ V <sub>IN</sub> = 1.5 V                                                                                                                             |        | 90.7   | 94.0             |      |
| I <sub>DS</sub>               | Operating Current                   | $V_{IN} = 1.5 \text{ V to } 5.0 \text{ V}$                                                                                                            |        |        | 1.0              | Α    |
|                               | PWR_SW_ON pin Delay<br>Time         | 50% PWR_SW_ON to Ramp Begin,<br>V <sub>IN</sub> = 5 V, VOUT_Cap = 0.1 µF,                                                                             | 12.0   | 15.0   | 18.5             |      |
| $T_{On\_Delay}$               |                                     | $\begin{array}{c} R_L = 10~\Omega \\ \hline 50\%~PWR\_SW\_ON~to~Ramp~Begin, \\ V_{IN} = 3.3~V,~VOUT\_Cap = 0.1~\mu F, \\ R_L = 10~\Omega \end{array}$ | 17.0   | 22.0   | 30.0             | μs   |
|                               |                                     | 50% PWR_SW_ON to Ramp Begin, $V_{IN}$ = 1.5 V, VOUT_Cap = 0.1 μF, $R_L$ = 10 $\Omega$                                                                 | 44.0   | 55.0   | 76.0             |      |
|                               |                                     | $50\%$ PWR_SW_ON to 90% VOUT,<br>V <sub>IN</sub> = 5 V, VOUT_Cap = 0.1 μF,<br>R <sub>L</sub> = 10 Ω                                                   | 114    | 122    | 134              |      |
| T <sub>Total_On</sub>         | Total Turn On Time                  | 50% PWR_SW_ON to 90% VOUT, $V_{IN}$ = 3.3 V, VOUT_Cap = 0.1 $\mu$ F, $R_L$ = 10 $\Omega$                                                              | 146    | 156    | 176              | μs   |
|                               |                                     | 50% PWR_SW_ON to 90% VOUT, $V_{IN}$ = 1.5 V, VOUT_Cap = 0.1 $\mu$ F, $R_L$ = 10 $\Omega$                                                              | 292    | 332    | 399              |      |
|                               |                                     | 10% VOUT to 90% VOUT,<br>$V_{IN}$ = 5 V, VOUT_Cap = 0.1 μF,<br>$R_L$ = 10 $\Omega$                                                                    | 92     | 97     | 107              |      |
| $T_{RISE}$                    | Rise Time                           | 10% VOUT to 90% VOUT, $V_{IN}$ = 3.3 V, VOUT_Cap = 0.1 μF, $R_L$ = 10 $\Omega$                                                                        | 116    | 120    | 131              | μs   |
|                               |                                     | 10% VOUT to 90% VOUT,<br>$V_{IN}$ = 1.5 V, VOUT_Cap = 0.1 μF,<br>$R_L$ = 10 $\Omega$                                                                  | 228    | 253    | 296              |      |
| PWR_SW<br>_ON_V <sub>IH</sub> | Initial Turn On Voltage             |                                                                                                                                                       | 0.85   |        | VIN<br>or<br>VDD | V    |



# **Battery Saver**

| PWR_SW<br>_ON_V <sub>IL</sub> | Low Input Voltage on PWR_SW_ON pin |                                                                        | -0.3  | 0     | 0.3   | V  |
|-------------------------------|------------------------------------|------------------------------------------------------------------------|-------|-------|-------|----|
| $T_{Delay\_Off}$              | Off Delay Time                     | 50% PWR_SW_ON to VOUT Fall,<br>$V_{IN} = 5 \text{ V}, R_L = 10 \Omega$ | 6.2   | 6.5   | 7.0   | μs |
| T <sub>SU</sub>               | Start up Time                      | From VDD rising past 1.35V                                             |       | 0.27  |       | ms |
| PON <sub>THR</sub>            | Power On Threshold                 | VDD Level Required to Start Up the Chip                                | 1.182 | 1.346 | 1.505 | V  |
| POFF <sub>THR</sub>           | Power Off Threshold                | VDD Level Required to Switch Off the Chip                              | 0.752 | 0.918 | 1.110 | V  |

<sup>1.</sup> Guaranteed by Design.



### **Functionality Waveforms**

Channel 1 (yellow/top line) - PIN#5 (VSYS IN)

D0 - PIN#2 (BUTTON)

D1 - PIN#3 (REGN)

D2 - PIN#10 (BTN SENSE)

Channel 2 (light blue) – PIN#7 (VSYS OUT) with external  $5k\Omega$  pull down resistor

D3 - PIN#4 (PWR ON)

D4 - PIN#13 (EN OUT)

D5 – PIN#11 (BTN OUT) with external  $5k\Omega$  pull up resistor

1. Chip functionality: REGN only in HIGH







#### 2. Chip functionality: normal operation



#### 4. Chip functionality: normal operation







Channel 1 (yellow/top line) – PIN#5 (VSYS IN)

D0 - PIN#2 (BUTTON)

D1 - PIN#3 (REGN)

D2 - PIN#10 (BTN SENSE)

Channel 2 (light blue) – PIN#7 (VSYS OUT) with external  $5k\Omega$  pull down resistor

D3 – PIN#4 (PWR ON)

D4 - PIN#13 (EN OUT)

D5 – PIN#11 (BTN OUT) with external  $5k\Omega$  pull up resistor

5. Chip functionality: shape delay time for EN OUT



Channel 1 (yellow/top line) - PIN#14 (VDD)

D0 - POR

D1 - DFF2 Output

D2 - PIN#3 (REGN)

D3 - PIN#13 (EN OUT)

6. Chip powers on: EN OUT is 15ms rising edge delayed





### **Package Top Marking**



| Datasheet<br>Revision | Programming Code Number | Locked<br>Status | Part Code | Revision | Date       |
|-----------------------|-------------------------|------------------|-----------|----------|------------|
| 1.00                  | 005                     | L                | 41337     | AB       | 10/20/2016 |

The IC security bit is locked/set for code security for production unless otherwise specified. Revision number is not changed for bit locking.



## **Package Drawing and Dimensions**

### 14 Lead STQFN Package 1.6 x 2.5 mm JEDEC MO-252



### Unit: mm

| Symbol | Min      | Nom. | Max   | Symbol | Min  | Nom. | Max  |
|--------|----------|------|-------|--------|------|------|------|
| Α      | 0.50     | 0.55 | 0.60  | D      | 2.45 | 2.50 | 2.55 |
| A1     | 0.005    | -    | 0.050 | Е      | 1.55 | 1.60 | 1.65 |
| A2     | 0.10     | 0.15 | 0.20  | L      | 0.40 | 0.45 | 0.50 |
| b      | 0.13     | 0.18 | 0.23  | L1     | 0.30 | 0.35 | 0.40 |
| е      | 0.40 BSC |      |       |        |      |      |      |





**Tape and Reel Specification** 

| Package Type # of Pins                      | # of | Nominal              | Max      | Units   | Reel &           | Trail   | er A           | Lead    | ler B          | Pocke | t (mm) |
|---------------------------------------------|------|----------------------|----------|---------|------------------|---------|----------------|---------|----------------|-------|--------|
|                                             | Pins | Package<br>Size (mm) | per reel | per box | Hub Size<br>(mm) | Pockets | Length<br>(mm) | Pockets | Length<br>(mm) | Width | Pitch  |
| STQFN 14L<br>1.6x2.5 mm<br>FC 0.4P<br>Green | 14   | 1.6x2.5x0.55         | 3000     | 3000    | 178/60           | 100     | 400            | 100     | 400            | 8     | 4      |

### **Carrier Tape Drawing and Dimensions**

| Package<br>Type                             | Pocket<br>BTM<br>Length<br>(mm) | Pocket<br>BTM Width<br>(mm) | Pocket<br>Depth<br>(mm) | Index Hole<br>Pitch<br>(mm) | Pocket<br>Pitch<br>(mm) | Index Hole<br>Diameter<br>(mm) | Index Hole<br>to Tape<br>Edge<br>(mm) | Index Hole<br>to Pocket<br>Center<br>(mm) | Tape Width (mm) |
|---------------------------------------------|---------------------------------|-----------------------------|-------------------------|-----------------------------|-------------------------|--------------------------------|---------------------------------------|-------------------------------------------|-----------------|
|                                             | A0                              | В0                          | K0                      | P0                          | P1                      | D0                             | E                                     | F                                         | w               |
| STQFN 14L<br>1.6x2.5 mm<br>FC 0.4P<br>Green | 1.8                             | 2.8                         | 0.7                     | 4                           | 4                       | 1.55                           | 1.75                                  | 3.5                                       | 8               |

Refer to EIA-481 Specifications



### **Recommended Reflow Soldering Profile**

Please see IPC/JEDEC J-STD-020: latest revision for reflow profile based on package volume of 2.2 mm³ (nominal). More information can be found at <a href="https://www.jedec.org">www.jedec.org</a>.



# **Battery Saver**

# **Datasheet Revision History**

| Date       | Version | Change                                                                               |
|------------|---------|--------------------------------------------------------------------------------------|
| 07/12/2016 | 0.10    | New design for SLG46116 chip                                                         |
| 07/21/2016 | 0.11    | Updated design operation and Functionality Waveforms                                 |
| 07/25/2016 | 0.12    | Updated the time in DLY1 from 1.5 seconds to 3.5 seconds and Functionality Waveforms |
| 07/25/2016 | 0.13    | Updated Device Revision Table                                                        |
| 08/10/2016 | 0.14    | Updated design operation and added Functionality Waveform                            |
| 08/11/1016 | 0.15    | Updated Electrical Characteristics Table                                             |
| 08/16/2016 | 0.16    | Updated block diagram, retook Waveforms 1 through 4                                  |
| 08/16/2016 | 0.17    | Updated Device Revision Table                                                        |
| 10/17/2016 | 0.18    | Updated Lock Status                                                                  |
| 10/20/2016 | 1.00    | Production Release                                                                   |
|            |         |                                                                                      |



#### Silego Website & Support

#### Silego Technology Website

Silego Technology provides online support via our website at <a href="http://www.silego.com/">http://www.silego.com/</a>. This website is used as a means to make files and information easily available to customers.

For more information regarding Silego Green products, please visit our website.

Our Green product lines feature:

GreenPAK1 / GreenPAK2 / GreenPAK3 / GreenPAK 4 / GreenPAK 5: Programmable Mixed Signal Matrix products

GreenFET1 / GreenFET3: MOSFET Drivers and ultra-small, low RDSon Load Switches

GreenCLK1 / GreenCLK2 / GreenCLK3: Crystal replacement technology

Products are also available for purchase directly from Silego at the Silego Online Store at <a href="http://www.silego.com/buy/">http://www.silego.com/buy/</a>.

#### Silego Technical Support

Datasheets and errata, application notes and example designs, user guides, and hardware support documents and the latest software releases are available at the Silego website or can be requested directly at <a href="mailto:info@silego.com">info@silego.com</a>.

For specific GreenPAK design or applications questions and support please send e-mail requests to GreenPAK@silego.com

Users of Silego products can receive assistance through several channels:

#### **Contact Your Local Sales Representative**

Customers can contact their local sales representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. More information regarding your local representative is available at the Silego website or send a request to info@silego.com

#### **Contact Silego Directly**

Silego can be contacted directly via e-mail at <a href="mailto:info@silego.com">info@silego.com</a> or user submission form, located at the following URL: <a href="mailto:http://support.silego.com/">http://support.silego.com/</a>

#### Other Information

The latest Silego Technology press releases, listing of seminars and events, listings of world wide Silego Technology offices and representatives are all available at http://www.silego.com/

THIS PRODUCT HAS BEEN DESIGNED AND QUALIFIED FOR THE CONSUMER MARKET. APPLICATIONS OR USES AS CRITICAL COMPONENTS IN LIFE

SUPPORT DEVICES OR SYSTEMS ARE NOT AUTHORIZED. SILEGO TECHNOLOGY DOES NOT ASSUME ANY LIABILITY ARISING OUT OF SUCH APPLICATIONS OR USES OF ITS PRODUCTS. SILEGO TECHNOLOGY RESERVES THE RIGHT TO IMPROVE PRODUCT DESIGN, FUNCTIONS AND RELIABILITY WITHOUT NOTICE