## **FPGACONF**

MCU
010.sch

ECP5 CN
20.sch

FX3 CN
021.sch

SPI FLASH, CS CONTROL



ECP5 CN









HOLE\_01×1\_D3.4mm\_P0.00mm\_NTH

Zhtlab 6











POWER SW RESET SW BOOT SW







| Sheet: /FX3 CN/<br>File: 021.sch |  |      |         |  |
|----------------------------------|--|------|---------|--|
| Title:                           |  |      |         |  |
| Size: A3 Date:                   |  | Rev: |         |  |
| Zhtlab                           |  |      | ld: 4/5 |  |

## SD CN, FPGA CONFIG CN







PARALLEL CONFIG



SPI CONFIG

| Sheet: /SPI FLASH, CS CONTROL/ |        |       |  |  |          |  |  |
|--------------------------------|--------|-------|--|--|----------|--|--|
| File: 022.sch                  |        |       |  |  |          |  |  |
| Title:                         |        |       |  |  |          |  |  |
|                                |        |       |  |  |          |  |  |
| Size: A3                       |        | Date: |  |  | Rev:     |  |  |
| Zhtlab                         | Zhtlab |       |  |  | ld: 5/5  |  |  |
|                                |        | 7     |  |  | <u> </u> |  |  |