

# ATmega4809 – 40-pin

# 40-pin Data Sheet - megaAVR® 0-series

#### Introduction

The ATmega4809 microcontrollers of the megaAVR® 0-series are using the AVR® processor with hardware multiplier, running at up to 20 MHz, with a wide range of Flash sizes up to 48 KB, up to 6 KB of SRAM, and 256 bytes of EEPROM in 28-, 32-, 40-, or 48-pin package. The series uses the latest technologies from Microchip with a flexible and low-power architecture including Event System and SleepWalking, accurate analog features and advanced peripherals.

The devices described here offer a Flash size of 48 KB in a 40-pin package.



**Important:** The 40-pin version of the ATmega4809 is using the die of the 48-pin ATmega4809 but offers fewer connected pads. For this reason, the pins PB[5:0] and PC[7:6] must be disabled (INPUT\_DISABLE) or enable pull-ups (PULLUPEN).

#### **Features**

- AVR® CPU
  - Single-cycle I/O access
  - Two-level interrupt controller
  - Two-cycle hardware multiplier
- · Memories
  - Up to 48 KB In-system self-programmable Flash memory
  - 256B EEPROM
  - Up to 6 KB SRAM
  - Write/Erase endurance:
    - Flash 10,000 cycles
    - EEPROM 100,000 cycles
  - Data retention: 40 Years at 55°C
- System
  - Power-on Reset (POR) circuit
  - Brown-out Detector (BOD)
  - Clock options:
    - 16/20 MHz low-power internal oscillator
    - 32.768 kHz Ultra Low-Power (ULP) internal oscillator
    - · 32.768 kHz external crystal oscillator
    - External clock input

- Single pin Unified Program Debug Interface (UPDI)
- Three sleep modes:
  - Idle with all peripherals running for immediate wake-up
  - Standby
    - Configurable operation of selected peripherals
    - SleepWalking peripherals
  - Power-Down with limited wake-up functionality
- · Peripherals
  - One 16-bit Timer/Counter type A (TCA) with a dedicated period register and three compare channels
  - Four 16-bit Timer/Counter type B with input capture (TCB)
  - One 16-bit Real-Time Counter (RTC) running from an external crystal or an internal RC oscillator
  - Four USART with fractional baud rate generator, auto-baud, and start-of-frame detection
  - Master/slave Serial Peripheral Interface (SPI)
  - Dual mode Master/Slave TWI with dual address match
    - Standard mode (Sm, 100 kHz)
    - Fast mode (Fm, 400 kHz)
    - Fast mode plus (Fm+, 1 MHz)
  - Event System for CPU independent and predictable inter-peripheral signaling
  - Configurable Custom Logic (CCL) with up to four programmable Look-up Tables (LUT)
  - One Analog Comparator (AC) with a scalable reference input
  - One 10-bit 150 ksps Analog to Digital Converter (ADC)
  - Five selectable internal voltage references: 0.55V, 1.1V, 1.5V, 2.5V, and 4.3V
  - CRC code memory scan hardware
    - · Optional automatic scan before code execution is allowed
  - Watchdog Timer (WDT) with Window mode, with separate on-chip oscillator
  - External interrupt on all general purpose pins
- · I/O and Packages:
  - 34 programmable I/O lines
  - 40-pin PDIP
- Temperature Range: -40°C to 125°C
- Speed Grades -40°C to 105°C:
  - 0-5 MHz @ 1.8V 5.5V
  - 0-10 MHz @ 2.7V 5.5V
  - 0-20 MHz @ 4.5V 5.5V
- Speed Grades -40°C to 125°C:
  - 0-8 MHz @ 2.7V 5.5V
  - 0-16 MHz @ 4.5V 5.5V

# **Table of Contents**

| Intr | oduc          | tion                                                        | 1  |
|------|---------------|-------------------------------------------------------------|----|
| Fea  | atures        | S                                                           | 1  |
| 1.   | Bloc          | k Diagram                                                   | 5  |
| 2.   | Pino          | ut                                                          | 6  |
|      | 2.1.          | 40-pin PDIP                                                 | 6  |
| 3.   | I/O N         | Multiplexing and Considerations                             | 8  |
|      | 3.1.          | Multiplexed Signals                                         |    |
| 4.   | Elec          | trical Characteristics                                      | 10 |
|      | 4.1.          | Disclaimer                                                  |    |
|      | 4.1.<br>4.2.  | Absolute Maximum Ratings                                    |    |
|      | 4.2.          | General Operating Ratings                                   |    |
|      | 4.3.<br>4.4.  | Power Considerations                                        |    |
|      | 4.4.<br>4.5.  | Power Consumption                                           |    |
|      | 4.5.<br>4.6.  | Peripherals Power Consumption.                              |    |
|      | 4.0.<br>4.7.  |                                                             |    |
|      | 4.7.          | BOD and POR Characteristics  External Reset Characteristics |    |
|      | 4.0.<br>4.9.  | Oscillators and Clocks                                      |    |
|      | 4.9.<br>4.10. | I/O Pin Characteristics                                     |    |
|      |               | USART                                                       |    |
|      |               | SPI                                                         |    |
|      |               | TWI                                                         |    |
|      |               | VREF                                                        |    |
|      |               |                                                             |    |
|      |               | ADC.                                                        |    |
|      |               | AC                                                          |    |
|      |               | UPDI Timing  Programming Time                               |    |
|      |               |                                                             |    |
| 5.   | Typic         | cal Characteristics                                         | 32 |
|      | 5.1.          | Power Consumption                                           |    |
|      | 5.2.          | GPIO                                                        |    |
|      | 5.3.          | VREF Characteristics                                        |    |
|      | 5.4.          | BOD Characteristics                                         | 49 |
|      | 5.5.          | ADC Characteristics                                         |    |
|      | 5.6.          | AC Characteristics                                          | 62 |
|      | 5.7.          | OSC20M Characteristics                                      | 64 |
|      | 5.8.          | OSCULP32K Characteristics                                   | 66 |
| 6.   | Orde          | ering Information                                           | 68 |
| 7.   | Onlir         | ne Package Drawings                                         | 69 |

| 8.   | Pack    | age Drawings                       | 70   |
|------|---------|------------------------------------|------|
|      | 8.1.    | 40-Pin PDIP                        | 70   |
| 9.   | Conv    | ventions                           | 72   |
|      | 9.1.    | Memory Size and Type               |      |
|      | 9.2.    | Frequency and Time                 |      |
| 10.  | Data    | Sheet Revision History             | 73   |
|      | 10.1.   | Rev. A - 03/2019                   | 73   |
| The  | e Mic   | rochip Web Site                    | . 74 |
| Cu   | stome   | er Change Notification Service     | 74   |
| Cu   | stome   | er Support                         | . 74 |
| Pro  | duct    | Identification System              | 75   |
| Mic  | crochi  | p Devices Code Protection Feature  | 75   |
| Le   | gal No  | otice                              | 75   |
| Tra  | dema    | arks                               | . 76 |
| Qu   | ality I | Management System Certified by DNV | 76   |
| ۱۸۱۵ | rldwi   | do Salos and Sarvica               | 77   |

# 1. Block Diagram



#### 2. Pinout

### 2.1 40-pin PDIP



# ATmega4809 – 40-pin Pinout

# Power Input supply Ground GPIO on VDD power domain GPIO on AVDD power domain GPIO on AVDD power domain Analog functions

# 3. I/O Multiplexing and Considerations

# 3.1 Multiplexed Signals

| PDIP40(4) | Pin name (1,2) | Special | ADC0  | AC0 | USARTn               | SPI0                | TWI0                  | TCA0                 | TCBn                | EVSYS     | CCL-LUTn             |
|-----------|----------------|---------|-------|-----|----------------------|---------------------|-----------------------|----------------------|---------------------|-----------|----------------------|
| 33        | PA0            | EXTCLK  |       |     | 0,TxD                |                     |                       | 0-WO0                |                     |           | 0-IN0                |
| 34        | PA1            |         |       |     | 0,RxD                |                     |                       | 0-WO1                |                     |           | 0-IN1                |
| 35        | PA2            | TWI     |       |     | 0,XCK                |                     | SDA(MS)               | 0-WO2                | 0-WO                | EVOUTA    | 0-IN2                |
| 36        | PA3            | TWI     |       |     | 0,XDIR               |                     | SCL(MS)               | 0-WO3                | 1-WO                |           | 0-OUT                |
| 37        | PA4            |         |       |     | 0,TxD(3)             | MOSI                |                       | 0-WO4                |                     |           |                      |
| 38        | PA5            |         |       |     | 0,RxD <sup>(3)</sup> | MISO                |                       | 0-WO5                |                     |           |                      |
| 39        | PA6            |         |       |     | 0,XCK <sup>(3)</sup> | SCK                 |                       |                      |                     |           | 0-OUT <sup>(3)</sup> |
| 40        | PA7            | CLKOUT  |       | OUT | 0,XDIR(3)            | SS                  |                       |                      |                     | EVOUTA(3) |                      |
| 1         | PC0            |         |       |     | 1,TxD                | MOSI <sup>(3)</sup> |                       | 0-WO0 <sup>(3)</sup> | 2-WO                |           | 1-IN0                |
| 2         | PC1            |         |       |     | 1,RxD                | MISO(3)             |                       | 0-WO1(3)             | 3-WO <sup>(3)</sup> |           | 1-IN1                |
| 3         | PC2            | TWI     |       |     | 1,XCK                | SCK(3)              | SDA(MS)(3)            | 0-WO2 <sup>(3)</sup> |                     | EVOUTC    | 1-IN2                |
| 4         | PC3            | TWI     |       |     | 1,XDIR               | SS <sup>(3)</sup>   | SCL(MS)(3)            | 0-WO3 <sup>(3)</sup> |                     |           | 1-OUT                |
| 5         | VDD            |         |       |     |                      |                     |                       |                      |                     |           |                      |
| 6         | GND            |         |       |     |                      |                     |                       |                      |                     |           |                      |
| 7         | PC4            |         |       |     | 1,TxD <sup>(3)</sup> |                     |                       | 0-WO4 <sup>(3)</sup> |                     |           |                      |
| 8         | PC5            |         |       |     | 1,RxD <sup>(3)</sup> |                     |                       | 0-WO5(3)             |                     |           |                      |
| 9         | PD0            |         | AIN0  |     |                      |                     |                       | 0-WO0(3)             |                     |           | 2-IN0                |
| 10        | PD1            |         | AIN1  | P3  |                      |                     |                       | 0-WO1 <sup>(3)</sup> |                     |           | 2-IN1                |
| 11        | PD2            |         | AIN2  | P0  |                      |                     |                       | 0-WO2 <sup>(3)</sup> |                     | EVOUTD    | 2-IN2                |
| 12        | PD3            |         | AIN3  | N0  |                      |                     |                       | 0-WO3(3)             |                     |           | 2-OUT                |
| 13        | PD4            |         | AIN4  | P1  |                      |                     |                       | 0-WO4 <sup>(3)</sup> |                     |           |                      |
| 14        | PD5            |         | AIN5  | N1  |                      |                     |                       | 0-WO5(3)             |                     |           |                      |
| 15        | PD6            |         | AIN6  | P2  |                      |                     |                       |                      |                     |           | 2-OUT <sup>(3)</sup> |
| 16        | PD7            | VREFA   | AIN7  | N2  |                      |                     |                       |                      |                     | EVOUTD(3) |                      |
| 17        | AVDD           |         |       |     |                      |                     |                       |                      |                     |           |                      |
| 18        | GND            |         |       |     |                      |                     |                       |                      |                     |           |                      |
| 19        | PE0            |         | AIN8  |     |                      | MOSI <sup>(3)</sup> |                       | 0-WO0 <sup>(3)</sup> |                     |           |                      |
| 20        | PE1            |         | AIN9  |     |                      | MISO(3)             |                       | 0-WO1 <sup>(3)</sup> |                     |           |                      |
| 21        | PE2            |         | AIN10 |     |                      | SCK(3)              |                       | 0-WO2 <sup>(3)</sup> |                     | EVOUTE    |                      |
| 22        | PE3            |         | AIN11 |     |                      | SS <sup>(3)</sup>   |                       | 0-WO3 <sup>(3)</sup> |                     |           |                      |
| 23        | PF0            | TOSC1   |       |     | 2,TxD                |                     |                       | 0-WO0(3)             |                     |           | 3-IN0                |
| 24        | PF1            | TOSC2   |       |     | 2,RxD                |                     |                       | 0-WO1(3)             |                     |           | 3-IN1                |
| 25        | PF2            | TWI     | AIN12 |     | 2,XCK                |                     | SDA(S) <sup>(3)</sup> | 0-WO2 <sup>(3)</sup> |                     | EVOUTF    | 3-IN2                |
| 26        | PF3            | TWI     | AIN13 |     | 2,XDIR               |                     | SCL(S)(3)             | 0-WO3(3)             |                     |           | 3-OUT                |
| 27        | PF4            |         | AIN14 |     | 2,TxD(3)             |                     |                       | 0-WO4(3)             | 0-WO(3)             |           |                      |
| 28        | PF5            |         | AIN15 |     | 2,RxD <sup>(3)</sup> |                     |                       | 0-WO5 <sup>(3)</sup> | 1-WO <sup>(3)</sup> |           |                      |
| 29        | PF6            | RESET   |       |     | 2,XCK <sup>(3)</sup> |                     |                       |                      |                     |           | 3-OUT <sup>(3)</sup> |
| 30        | UPDI           |         |       |     |                      |                     |                       |                      |                     |           |                      |
| 31        | VDD            |         |       |     |                      |                     |                       |                      |                     |           |                      |
| 32        | GND            |         |       |     |                      |                     |                       |                      |                     |           |                      |

# ATmega4809 - 40-pin

#### I/O Multiplexing and Considerations

#### Note:

- 1. Pin names are of type Pxn, with x being the PORT instance (A,B,C, ...) and n the pin number. Notation for signals is PORTx\_PINn. All pins can be used as event input.
- 2. All pins can be used for external interrupt, where pins Px2 and Px6 of each port have full asynchronous detection.
- 3. Alternate pin positions. For selecting the alternate positions, refer to the PORTMUX documentation.
- 4. The 40-pin version of the ATmega4809 is using the die of the 48-pin ATmega4809 but offers fewer connected pads. For this reason, the pins PB[5:0] and PC[7:6] must be disabled (INPUT\_DISABLE) or enable pull-ups (PULLUPEN).

#### **Electrical Characteristics** 4.

#### 4.1 **Disclaimer**

All typical values are measured at T = 25°C and V<sub>DD</sub> = 3V unless otherwise specified. All minimum and maximum values are valid across operating temperature and voltage unless otherwise specified.

Typical values given should be considered for design guidance only, and actual part variation around these values is expected.

#### 4.2 Absolute Maximum Ratings

Stresses beyond those listed in this section may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Table 4-1. Absolute Maximum Ratings

| Symbol                         | Description                                        | Conditions                                                                                       | Min. | Max.                 | Unit |
|--------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------|------|----------------------|------|
| $V_{DD}$                       | Power Supply Voltage                               |                                                                                                  | -0.5 | 6                    | V    |
| I <sub>VDD</sub>               | Current into a V <sub>DD</sub> pin                 | T <sub>A</sub> =[-40, 85]°C                                                                      | -    | 200                  | mA   |
|                                |                                                    | T <sub>A</sub> =[85, 125]°C                                                                      | -    | 100                  | mA   |
| I <sub>GND</sub>               | Current out of a GND pin                           | T <sub>A</sub> =[-40, 85]°C                                                                      | -    | 200                  | mA   |
|                                |                                                    | T <sub>A</sub> =[85, 125]°C                                                                      | -    | 100                  | mA   |
| $V_{PIN}$                      | Pin voltage with respect to GND                    |                                                                                                  | -0.5 | V <sub>DD</sub> +0.5 | V    |
| I <sub>PIN</sub>               | I/O pin sink/source current                        |                                                                                                  | -40  | 40                   | mA   |
| I <sub>c1</sub> <sup>(1)</sup> | I/O pin injection current except for the RESET pin | $V_{pin}$ <gnd-0.6v 5.5v<<math="" or="">V_{pin}≤6.1V 4.9V&lt;<math>V_{DD}</math>≤5.5V</gnd-0.6v> | -1   | 1                    | mA   |
| I <sub>c2</sub> <sup>(1)</sup> | I/O pin injection current except for the RESET pin | $V_{pin}$ <gnd-0.6v <math="" or="">V_{pin}≤5.5V <math>V_{DD}</math>≤4.9V</gnd-0.6v>              | -15  | 15                   | mA   |
| T <sub>storage</sub>           | Storage temperature                                |                                                                                                  | -65  | 150                  | °C   |

#### Note:

- If V<sub>PIN</sub> is lower than GND-0.6V, then a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R =  $(GND-0.6V - V_{pin})/I_{Cn}$ .
  - If V<sub>PIN</sub> is greater than V<sub>DD</sub>+0.6V, then a current limiting resistor is required. The positive DC injection current limiting resistor is calculated as R =  $(V_{pin}-(V_{DD}+0.6))/I_{Cn}$ .

#### 4.3 **General Operating Ratings**

The device must operate within the ratings listed in this section in order for all other electrical characteristics and typical characteristics of the device to be valid.

**Table 4-2. General Operating Conditions** 

| Symbol         | Description                 | Condition | Min.               | Max. | Unit |
|----------------|-----------------------------|-----------|--------------------|------|------|
| $V_{DD}$       | Operating Supply Voltage    |           | 1.8 <sup>(1)</sup> | 5.5  | V    |
| T <sub>A</sub> | Operating temperature range |           | -40                | 125  | °C   |

1. Operation is guaranteed down to 1.8V or VBOD with BODLEVEL0, whichever is lower.

Table 4-3. Operating Voltage and Frequency

| Symbol               | Description                                               | Condition                                                                      | Min. | Max. | Unit |
|----------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------|------|------|------|
| f <sub>CLK_CPU</sub> | Nominal operating system clock frequency $V_{DD}$ $T_A$ = |                                                                                | 0    | 5    | MHz  |
|                      |                                                           | V <sub>DD</sub> =[2.7, 5.5]V<br>T <sub>A</sub> =[-40, 105]°C <sup>(2)(4)</sup> | 0    | 10   |      |
|                      | V                                                         | V <sub>DD</sub> =[4.5, 5.5]V<br>T <sub>A</sub> =[-40, 105]°C <sup>(3)(4)</sup> | 0    | 20   |      |
|                      |                                                           | V <sub>DD</sub> =[2.7, 5.5]V<br>T <sub>A</sub> =[-40, 125]°C <sup>(2)</sup>    | 0    | 8    |      |
|                      |                                                           | V <sub>DD</sub> =[4.5, 5.5]V<br>T <sub>A</sub> =[-40, 125]°C <sup>(2)</sup>    | 0    | 16   |      |

#### Note:

- 1. Operation is guaranteed down to BOD triggering level,  $V_{BOD}$  with BODLEVEL0.
- 2. Operation is guaranteed down to BOD triggering level, V<sub>BOD</sub> with BODLEVEL2.
- 3. Operation is guaranteed down to BOD triggering level, V<sub>BOD</sub> with BODLEVEL7.
- 4. These specifications do not apply to automotive range parts (-VAO).

The maximum CPU clock frequency depends on  $V_{DD}$ . As shown in the figure below, the Maximum Frequency vs.  $V_{DD}$  is linear between 1.8V <  $V_{DD}$  < 2.7V and 2.7V <  $V_{DD}$  < 4.5V.



#### 4.4 **Power Considerations**

The average die junction temperature, T<sub>J</sub> (in °C) is given from the formula

$$T_J = T_A + P_D * R_{\theta JA}$$

where  $P_{\text{D}}$  is the total power dissipation.

The total thermal resistance of a package ( $R_{\theta,JA}$ ) can be separated into two components,  $R_{\theta,JC}$  and  $R_{\theta,CA}$ , representing the barrier to heat flow from the semiconductor junction to the package (case) surface (R<sub>0JC</sub>) and from the case to the outside ambient air ( $R_{\theta CA}$ ). These terms are related by the equation:

$$R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$$

 $R_{\theta JC}$  is device related and cannot be influenced by the user. However,  $R_{\theta CA}$  is user dependent and can be minimized by thermal management techniques such as heat sinks, ambient air cooling, and thermal convection. Thus, good thermal management on the part of the user can significantly reduce  $R_{\theta CA}$  so that  $R_{\theta JA}$  approximately equals  $R_{\theta JC}$ .

The power dissipation curve is negatively sloped as ambient temperature increase. The maximum power dissipation is therefore at minimum ambient temperature while the highest junction temperature occurs at the maximum ambient temperature.

Table 4-4. Power Dissipation and Junction Temperature vs Temperature

| Package | T <sub>A</sub> Range | R <sub>θJA</sub> (°C/W) | P <sub>D</sub> (W) Typical | T <sub>J</sub> - T <sub>A</sub> (°C) Typical |
|---------|----------------------|-------------------------|----------------------------|----------------------------------------------|
| PDIP40  | -40°C to 125°C       |                         | 1.0                        |                                              |

#### 4.5 **Power Consumption**

The values are measured power consumption under the following conditions, except where noted:

- V<sub>DD</sub>=3V
- T<sub>A</sub>=25°C
- OSC20M used as system clock source, except where otherwise specified
- System power consumption measured with peripherals disabled and I/O ports driven low with inputs disabled

Table 4-5. Power Consumption in Active and Idle Mode

| Mode   | Description              | Condition                                    |                     | Тур. | Max. | Unit |
|--------|--------------------------|----------------------------------------------|---------------------|------|------|------|
| Active | Active power consumption | f <sub>CLK_CPU</sub> =20 MHz (OSC20M)        | V <sub>DD</sub> =5V | 8.5  | -    | mA   |
|        |                          | f <sub>CLK_CPU</sub> =10 MHz (OSC20M div2)   | V <sub>DD</sub> =5V | 4.3  | -    | mA   |
|        |                          |                                              | V <sub>DD</sub> =3V | 2.3  | _    | mA   |
|        |                          | f <sub>CLK_CPU</sub> =5 MHz (OSC20M div4)    | V <sub>DD</sub> =5V | 2.2  | -    | mA   |
|        |                          |                                              | V <sub>DD</sub> =3V | 1.2  | -    | mA   |
|        |                          |                                              | V <sub>DD</sub> =2V | 0.75 | -    | mA   |
|        |                          | f <sub>CLK_CPU</sub> =32.768 kHz (OSCULP32K) | V <sub>DD</sub> =5V | 16.4 | -    | μA   |
|        |                          |                                              | V <sub>DD</sub> =3V | 9.0  | -    | μA   |
|        |                          |                                              | V <sub>DD</sub> =2V | 6.0  | -    | μA   |
| Idle   | Idle power consumption   | f <sub>CLK_CPU</sub> =20 MHz (OSC20M)        | V <sub>DD</sub> =5V | 2.8  | -    | mA   |
|        |                          | f <sub>CLK_CPU</sub> =10 MHz (OSC20M div2)   | V <sub>DD</sub> =5V | 1.4  | -    | mA   |
|        |                          |                                              | V <sub>DD</sub> =3V | 0.8  | -    | mA   |
|        |                          | f <sub>CLK_CPU</sub> =5 MHz (OSC20M div4)    | V <sub>DD</sub> =5V | 0.7  | -    | mA   |
|        |                          |                                              | V <sub>DD</sub> =3V | 0.4  | -    | mA   |
|        |                          |                                              | V <sub>DD</sub> =2V | 0.25 | -    | mA   |
|        |                          | f <sub>CLK_CPU</sub> =32.768 kHz (OSCULP32K) | V <sub>DD</sub> =5V | 5.6  | -    | μA   |
|        |                          |                                              | V <sub>DD</sub> =3V | 2.8  | -    | μA   |
|        |                          |                                              | V <sub>DD</sub> =2V | 1.8  | -    | μΑ   |

Table 4-6. Power Consumption in Power-Down, Standby and Reset Mode

| Mode                      | Description                                                                                        | Condition                                                           |                     | Typ.<br>25°C | Max.<br>85°C <sup>(1)</sup> | Max.<br>125°C | Unit |
|---------------------------|----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|---------------------|--------------|-----------------------------|---------------|------|
| Standby                   | Standby power consumption                                                                          | RTC running at 1.024<br>kHz from external<br>XOSC32K (CL=7.5<br>pF) | V <sub>DD</sub> =3V | 0.7          | -                           | -             | μА   |
|                           |                                                                                                    | RTC running at 1.024<br>kHz from internal<br>OSCULP32K              | V <sub>DD</sub> =3V | 0.7          | 6.0                         | 16.0          | μΑ   |
| Power<br>Down/<br>Standby | Power down/<br>Standby power<br>consumption are the<br>same when all<br>peripherals are<br>stopped | All peripherals stopped                                             | V <sub>DD</sub> =3V | 0.1          | 5.0                         | 15.0          | μА   |

| continued |                         |                       |                     |              |                             |               |      |  |  |
|-----------|-------------------------|-----------------------|---------------------|--------------|-----------------------------|---------------|------|--|--|
| Mode      | Description             | Condition             |                     | Typ.<br>25°C | Max.<br>85°C <sup>(1)</sup> | Max.<br>125°C | Unit |  |  |
| Reset     | Reset power consumption | RESET line pulled low | V <sub>DD</sub> =3V | 100          | -                           | -             | μA   |  |  |

1. These parameters are for design guidance only and are not tested.

## 4.6 Peripherals Power Consumption

The table below can be used to calculate the additional current consumption for the different I/O peripherals in the various operating modes.

Some peripherals will request the clock to be enabled when operating in STANDBY. See the peripheral chapter for further information.

Operating conditions:

- V<sub>DD</sub>=3V
- T=25°C
- · OSC20M at 1 MHz used as system clock source, except where otherwise specified
- · In Idle Sleep mode, except where otherwise specified

**Table 4-7. Peripherals Power Consumption** 

| Peripheral                | Conditions                    | Typ. <sup>(1)</sup> | Unit |
|---------------------------|-------------------------------|---------------------|------|
| BOD                       | Continuous                    | 19                  | μΑ   |
|                           | Sampling @ 1 kHz              | 1.2                 |      |
| TCA                       | 16-bit count @ 1 MHz          | 13.0                | μΑ   |
| ТСВ                       | 16-bit count @ 1 MHz          | 7.4                 | μΑ   |
| RTC                       | 16-bit count @ OSCULP32K      | 1.2                 | μΑ   |
| WDT (including OSCULP32K) |                               | 0.7                 | μΑ   |
| OSC20M                    |                               | 130                 | μΑ   |
| AC                        | Fast Mode <sup>(2)</sup>      | 92                  | μΑ   |
|                           | Low-Power Mode <sup>(2)</sup> | 45                  | μΑ   |
| ADC <sup>(3)</sup>        | 50 ksps                       | 330                 | μΑ   |
|                           | 100 ksps                      | 340                 | μΑ   |
| XOSC32K                   | C <sub>L</sub> =7.5 pF        | 0.5                 | μΑ   |
| OSCULP32K                 |                               | 0.4                 | μΑ   |
| USART                     | Enable @ 9600 Baud            | 13.0                | μΑ   |
| SPI (Master)              | Enable @ 100 kHz              | 2.1                 | μA   |

| continued         |                  |                     |      |  |  |  |  |  |
|-------------------|------------------|---------------------|------|--|--|--|--|--|
| Peripheral        | Conditions       | Typ. <sup>(1)</sup> | Unit |  |  |  |  |  |
| TWI (Master)      | Enable @ 100 kHz | 24.0                | μΑ   |  |  |  |  |  |
| TWI (Slave)       | Enable @ 100 kHz | 17.0                | μΑ   |  |  |  |  |  |
| Flash programming | Erase Operation  | 1.5                 | mA   |  |  |  |  |  |
|                   | Write Operation  | 3.0                 |      |  |  |  |  |  |

- Current consumption of the module only. To calculate the total internal power consumption of the microcontroller, add this value to the base power consumption given in "Power Consumption" section in electrical characteristics.
- 2. CPU in Standby mode.
- 3. Average power consumption with ADC active in Free-Running mode.

#### 4.7 BOD and POR Characteristics

#### **Table 4-8. Power Supply Characteristics**

| Symbol              | Description    | Condition | Min. | Тур. | Max.               | Unit |
|---------------------|----------------|-----------|------|------|--------------------|------|
| SRON <sup>(1)</sup> | Power-on Slope |           | -    | -    | 100 <sup>(2)</sup> | V/ms |

#### Note:

- 1. For design guidance only and not tested in production.
- 2. A slope faster than the maximum rating can trigger a reset of the device if changing the voltage level after an initial power-up.

Table 4-9. Power-on Reset (POR) Characteristics

| Symbol           | Description                                      | Condition                                        | Min.               | Тур. | Max.               | Unit |
|------------------|--------------------------------------------------|--------------------------------------------------|--------------------|------|--------------------|------|
| V <sub>POR</sub> | POR threshold voltage on V <sub>DD</sub> falling | V <sub>DD</sub> falls/rises at 0.5V/ms or slower | 0.8 <sup>(1)</sup> | -    | 1.6 <sup>(1)</sup> | V    |
|                  | POR threshold voltage on V <sub>DD</sub> rising  |                                                  | 1.4 <sup>(1)</sup> | -    | 1.8                |      |

#### Note:

1. For design guidance only and not tested in production.

Table 4-10. Brown-out Detector (BOD) Characteristics

| Symbol    | Description                                            | Condition | Min. | Тур. | Max. | Unit |
|-----------|--------------------------------------------------------|-----------|------|------|------|------|
| $V_{BOD}$ | V <sub>BOD</sub> BOD detection level (falling/ rising) | BODLEVEL0 | 1.7  | 1.8  | 2.0  | V    |
|           |                                                        | BODLEVEL2 | 2.4  | 2.6  | 2.9  |      |
|           |                                                        | BODLEVEL7 | 3.9  | 4.3  | 4.5  |      |

| co                   | ntinued           |                               |      |      |      |      |  |
|----------------------|-------------------|-------------------------------|------|------|------|------|--|
| Symbol               | Description       | Condition                     | Min. | Тур. | Max. | Unit |  |
| V <sub>HYS</sub>     | Hysteresis        | BODLEVEL0                     | -    | 25   | -    | mV   |  |
|                      |                   | BODLEVEL2                     | -    | 40   | _    |      |  |
|                      |                   | BODLEVEL7                     | -    | 80   | -    |      |  |
| t <sub>BOD</sub>     | Detection time    | Continuous                    | -    | 7    | _    | μs   |  |
|                      |                   | Sampled, 1 kHz                | -    | 1    | -    | ms   |  |
|                      |                   | Sampled, 125 Hz               | -    | 8    | -    |      |  |
| t <sub>startup</sub> | Start-up time     | Time from enable to ready     | -    | 40   | -    | μs   |  |
| V <sub>INT</sub>     | Interrupt level 0 | Percentage above the selected | -    | 4    | -    | %    |  |
|                      | Interrupt level 1 | BOD level                     | -    | 13   | -    |      |  |
|                      | Interrupt level 2 |                               | -    | 25   | -    |      |  |

#### 4.8 External Reset Characteristics

**Table 4-11. External Reset Characteristics** 

| Mode                 | Description                                     | Condition              | Min.                | Тур. | Max.                 | Unit |
|----------------------|-------------------------------------------------|------------------------|---------------------|------|----------------------|------|
| V <sub>VIH_RST</sub> | Input Voltage for RESET                         |                        | 0.7×V <sub>DD</sub> | -    | V <sub>DD</sub> +0.2 | V    |
| V <sub>VIL_RST</sub> | Input Low Voltage for RESET                     |                        | -0.2                | -    | 0.3×V <sub>DD</sub>  |      |
| t <sub>MIN_RST</sub> | Minimum pulse width on RESET pin <sup>(1)</sup> |                        | -                   | -    | 2.5                  | μs   |
| R <sub>p_RST</sub>   | RESET pull-up resistor                          | V <sub>Reset</sub> =0V | 20                  | 35   | 50                   | kΩ   |

#### Note:

1. These parameters are for design guidance only and are not production tested.

#### 4.9 Oscillators and Clocks

Operating conditions:

• V<sub>DD</sub>=3V, except where specified otherwise

Table 4-12. 20 MHz Internal Oscillator (OSC20M) Characteristics

| Symbol              | Description                   | Condition             |                            |      | Тур. | Max. | Unit |
|---------------------|-------------------------------|-----------------------|----------------------------|------|------|------|------|
| f <sub>OSC20M</sub> | Factory calibration frequency | FREQSEL=0             | T <sub>A</sub> =25°C, 3.0V |      | 16   |      | MHz  |
|                     |                               | FREQSEL=1             |                            |      | 20   |      |      |
| f <sub>CAL</sub>    | Frequency calibration range   | OSC16M <sup>(2)</sup> |                            | 14.5 |      | 17.5 | MHz  |
|                     |                               | OSC20M <sup>(2)</sup> |                            | 18.5 |      | 21.5 | MHz  |

| cor                  | ntinued                                                                                            |                                                       |                                                            |      |      |      |      |
|----------------------|----------------------------------------------------------------------------------------------------|-------------------------------------------------------|------------------------------------------------------------|------|------|------|------|
| Symbol               | Description                                                                                        | Condition                                             |                                                            | Min. | Тур. | Max. | Unit |
| E <sub>TOTAL</sub>   | Total error with 16 MHz and 20                                                                     | From target                                           | T <sub>A</sub> =25°C, 3.0V                                 | -1.5 |      | 1.5  | %    |
|                      | MHz frequency selection                                                                            |                                                       | T <sub>A</sub> =[0, 70]°C,<br>V <sub>DD</sub> =[1.8, 3.6]V | -2.0 |      | 2.0  | %    |
|                      |                                                                                                    |                                                       | Full operation range                                       | -4.0 |      | 4.0  |      |
| E <sub>DRIFT</sub>   | Accuracy with 16 MHz and 20 MHz frequency selection relative to the factory-stored frequency value | Factory calibrated V <sub>DD</sub> =3V <sup>(1)</sup> | T <sub>A</sub> =[0, 70]°C,<br>V <sub>DD</sub> =[1.8, 5.5]V | -1.8 |      | 1.8  | %    |
| Δf <sub>OSC20M</sub> | Calibration step size                                                                              |                                                       |                                                            | -    | 0.75 | -    | %    |
| D <sub>OSC20M</sub>  | Duty cycle                                                                                         |                                                       |                                                            | -    | 50   | -    | %    |
| t <sub>startup</sub> | Start-up time                                                                                      | Within 2% accuracy                                    |                                                            | -    | 12   | -    | μs   |

- 1. See also the description of OSC20M on calibration.
- 2. Oscillator Frequencies above speed specification must be divided so the CPU clock is always within specification.

Table 4-13. 32.768 kHz Internal Oscillator (OSCULP32K) Characteristics

| Symbol                 | Description                       | Condition                                               | Min. | Тур.   | Max. | Unit |
|------------------------|-----------------------------------|---------------------------------------------------------|------|--------|------|------|
| f <sub>OSCULP32K</sub> | Factory calibration frequency     |                                                         |      | 32.768 |      | kHz  |
|                        | Factory calibration accuracy      | T <sub>A</sub> =25°C, 3.0V                              | -3   |        | 3    | %    |
| E <sub>TOTAL</sub>     | Total error from target frequency | T <sub>A</sub> =[0, 70]°C, V <sub>DD</sub> =[1.8, 3.6]V | -10  |        | +10  | %    |
|                        |                                   | Full operation range                                    | -20  |        | +20  |      |
| D <sub>OSCULP32K</sub> | Duty cycle                        |                                                         |      | 50     |      | %    |
| t <sub>startup</sub>   | Start-up time                     |                                                         | -    | 250    | -    | μs   |

Table 4-14. 32.768 kHz External Crystal Oscillator (XOSC32K) Characteristics

| Symbol                   | Description                                    | Condition               | Min. | Тур.   | Max. | Unit |
|--------------------------|------------------------------------------------|-------------------------|------|--------|------|------|
| f <sub>out</sub>         | Frequency                                      |                         | -    | 32.768 | -    | kHz  |
| t <sub>startup</sub>     | Start-up time                                  | C <sub>L</sub> =7.5 pF  | -    | 300    | -    | ms   |
| C <sub>L</sub>           | Crystal load capacitance <sup>(1)</sup>        |                         | 7.5  | -      | 12.5 | pF   |
| C <sub>TOSC1/TOSC2</sub> | Parasitic pin capacitance                      |                         | -    | 5.5    | -    | pF   |
| ESR <sup>(1)</sup>       | Equivalent Series Resistance - Safety Factor=3 | C <sub>L</sub> =7.5 pF  | -    | -      | 80   | kΩ   |
|                          |                                                | C <sub>L</sub> =12.5 pF | -    | -      | 40   |      |

1. This parameter is for design guidance only and not production tested.

Figure 4-2. External Clock Waveform Characteristics



**Table 4-15. External Clock Characteristics** 

| Symbol                            | Description                                       | Condition | V <sub>DD</sub> =[1.8, 5.5]V |      | V <sub>DD</sub> =[2.7, 5.5]V |      | V <sub>DD</sub> =[4.5, 5.5]V |      | Unit |
|-----------------------------------|---------------------------------------------------|-----------|------------------------------|------|------------------------------|------|------------------------------|------|------|
|                                   |                                                   |           | Min.                         | Max. | Min.                         | Max. | Min.                         | Max. |      |
| f <sub>CLCL</sub>                 | Frequency                                         |           | 0                            | 5.0  | 0.0                          | 10.0 | 0.0                          | 20.0 | MHz  |
| t <sub>CLCL</sub>                 | Clock Period                                      |           | 200                          | -    | 100                          | -    | 50                           | -    | ns   |
| t <sub>CHCX</sub> <sup>(1)</sup>  | High Time                                         |           | 80                           | -    | 40                           | -    | 20                           | -    | ns   |
| t <sub>CLCX</sub> <sup>(1)</sup>  | Low Time                                          |           | 80                           | -    | 40                           | -    | 20                           | -    | ns   |
| t <sub>CLCH</sub> <sup>(1)</sup>  | Rise Time (for maximum frequency)                 |           | -                            | 40   | -                            | 20   | -                            | 10   | ns   |
| t <sub>CHCL</sub> <sup>(1)</sup>  | Fall Time (for maximum frequency)                 |           | -                            | 40   | -                            | 20   | -                            | 10   | ns   |
| Δt <sub>CLCL</sub> <sup>(1)</sup> | Change in period from one clock cycle to the next |           | -                            | 20   | -                            | 20   | -                            | 20   | %    |

#### Note:

1. This parameter is for design guidance only and not production tested.

#### 4.10 I/O Pin Characteristics

Table 4-16. I/O Pin Characteristics (T<sub>A</sub>=[-40, 85]°C, V<sub>DD</sub>=[1.8, 5.5]V unless otherwise noted)

| Symbol                            | Description                   | Condition                       | Min.                | Тур.   | Max.                  | Unit |
|-----------------------------------|-------------------------------|---------------------------------|---------------------|--------|-----------------------|------|
| V <sub>IL</sub>                   | Input Low Voltage             |                                 | -0.2                | -      | 0.3×V <sub>DD</sub>   | V    |
| $V_{IH}$                          | Input High Voltage            |                                 | 0.7×V <sub>DD</sub> | -      | V <sub>DD</sub> +0.2V | V    |
| I <sub>IH</sub> / I <sub>IL</sub> | I/O pin Input Leakage Current | V <sub>DD</sub> =5.5V, pin high | -                   | < 0.05 | -                     | μA   |
|                                   |                               | V <sub>DD</sub> =5.5V, pin low  | -                   | < 0.05 | -                     |      |

| co                 | ntinued                                                                     |                                                      |      |      |      |      |
|--------------------|-----------------------------------------------------------------------------|------------------------------------------------------|------|------|------|------|
| Symbol             | Description                                                                 | Condition                                            | Min. | Тур. | Max. | Unit |
| V <sub>OL</sub>    | I/O pin drive strength                                                      | V <sub>DD</sub> =1.8V, I <sub>OL</sub> =1.5 mA       | -    | -    | 0.36 | V    |
|                    |                                                                             | V <sub>DD</sub> =3.0V, I <sub>OL</sub> =7.5 mA       | -    | -    | 0.6  |      |
|                    |                                                                             | V <sub>DD</sub> =5.0V, I <sub>OL</sub> =15 mA        | -    | -    | 1    |      |
| $V_{OH}$           | I/O pin drive strength                                                      | V <sub>DD</sub> =1.8V, I <sub>OH</sub> =1.5 mA       | 1.44 | -    | -    | V    |
|                    |                                                                             | V <sub>DD</sub> =3.0V, I <sub>OH</sub> =7.5 mA       | 2.4  | -    | -    |      |
|                    |                                                                             | V <sub>DD</sub> =5.0V, I <sub>OH</sub> =15 mA        | 4    | -    | -    |      |
| I <sub>total</sub> | Maximum combined I/O sink/<br>source current per pin group <sup>(1,2)</sup> | T <sub>A</sub> =125°C                                | -    | -    | 100  | mA   |
|                    | Maximum combined I/O sink/<br>source current per pin group <sup>(1,2)</sup> | T <sub>A</sub> =25°C                                 | -    | -    | 200  |      |
| t <sub>RISE</sub>  | Rise time                                                                   | V <sub>DD</sub> =3.0V, load=20 pF                    | -    | 2.5  | -    | ns   |
|                    |                                                                             | V <sub>DD</sub> =5.0V, load=20 pF                    | -    | 1.5  | -    |      |
|                    |                                                                             | V <sub>DD</sub> =3.0V, load=20 pF, slew rate enabled | -    | 19   | -    |      |
|                    |                                                                             | V <sub>DD</sub> =5.0V, load=20 pF, slew rate enabled | -    | 9    | -    |      |
| t <sub>FALL</sub>  | Fall time                                                                   | V <sub>DD</sub> =3.0V, load=20 pF                    | -    | 2.0  | -    | ns   |
|                    |                                                                             | V <sub>DD</sub> =5.0V, load=20 pF                    | -    | 1.3  | -    |      |
|                    |                                                                             | V <sub>DD</sub> =3.0V, load=20 pF, slew rate enabled | -    | 21   | -    |      |
|                    |                                                                             | V <sub>DD</sub> =5.0V, load=20 pF, slew rate enabled | -    | 11   | -    |      |
| C <sub>pin</sub>   | I/O pin capacitance except for TOSC, VREFA, and TWI pins                    |                                                      | -    | 3.5  | -    | pF   |
| C <sub>pin</sub>   | I/O pin capacitance on TOSC pins                                            |                                                      | -    | 4    | -    | pF   |
| C <sub>pin</sub>   | I/O pin capacitance on TWI pins                                             |                                                      | -    | 10   | -    | pF   |
| C <sub>pin</sub>   | I/O pin capacitance on VREFA pin                                            |                                                      | -    | 14   | -    | pF   |
| R <sub>p</sub>     | Pull-up resistor                                                            |                                                      | 20   | 35   | 50   | kΩ   |

- 1. Pin group A (PA[7:0]), PF[6:2]), pin group B (PB[7:0], PC[7:0]), pin group C (PD:7:0, PE[3:0], PF[1:0]). For 28-pin and 32-pin devices pin group A and B should be seen as a single group. The combined continuous sink/source current for each individual group should not exceed the limits.
- 2. These parameters are for design guidance only and are not production tested.

#### **4.11 USART**

Figure 4-3. USART in SPI Mode - Timing Requirements in Master Mode



Table 4-17. USART in SPI Master Mode - Timing Characteristics

| Symbol <sup>(1)</sup> | Description         | Condition | Min. | Тур.                 | Max. | Unit |
|-----------------------|---------------------|-----------|------|----------------------|------|------|
| f <sub>SCK</sub>      | SCK clock frequency | Master    | -    | -                    | 10   | MHz  |
| t <sub>SCK</sub>      | SCK period          | Master    | 100  | -                    | -    | ns   |
| t <sub>SCKW</sub>     | SCK high/low width  | Master    | -    | 0.5×t <sub>SCK</sub> | -    | ns   |
| t <sub>SCKR</sub>     | SCK rise time       | Master    | -    | 2.7                  | -    | ns   |
| t <sub>SCKF</sub>     | SCK fall time       | Master    | -    | 2.7                  | -    | ns   |
| t <sub>MIS</sub>      | MISO setup to SCK   | Master    | -    | 10                   | -    | ns   |
| t <sub>MIH</sub>      | MISO hold after SCK | Master    | -    | 10                   | -    | ns   |
| t <sub>MOS</sub>      | MOSI setup to SCK   | Master    | -    | 0.5×t <sub>SCK</sub> | -    | ns   |
| t <sub>MOH</sub>      | MOSI hold after SCK | Master    | -    | 1.0                  | -    | ns   |

#### Note:

1. These parameters are for design guidance only and are not production tested.

#### 4.12 SPI

Figure 4-4. SPI - Timing Requirements in Master Mode



Figure 4-5. SPI - Timing Requirements in Slave Mode



Table 4-18. SPI - Timing Characteristics

| Symbol <sup>(1)</sup> | Description         | Condition | Min. | Тур.    | Max. | Unit |
|-----------------------|---------------------|-----------|------|---------|------|------|
| f <sub>SCK</sub>      | SCK clock frequency | Master    | -    | -       | 10   | MHz  |
| t <sub>SCK</sub>      | SCK period          | Master    | 100  | -       | -    | ns   |
| t <sub>SCKW</sub>     | SCK high/low width  | Master    | -    | 0.5*SCK | -    | ns   |
| t <sub>SCKR</sub>     | SCK rise time       | Master    | -    | 2.7     | -    | ns   |
| t <sub>SCKF</sub>     | SCK fall time       | Master    | -    | 2.7     | -    | ns   |
| t <sub>MIS</sub>      | MISO setup to SCK   | Master    | -    | 10      | -    | ns   |
| t <sub>MIH</sub>      | MISO hold after SCK | Master    | -    | 10      | -    | ns   |
| t <sub>MOS</sub>      | MOSI setup to SCK   | Master    | -    | 0.5*SCK | -    | ns   |
| t <sub>MOH</sub>      | MOSI hold after SCK | Master    | -    | 1.0     | -    | ns   |

| contir                | continued                 |           |                     |      |      |      |  |  |  |
|-----------------------|---------------------------|-----------|---------------------|------|------|------|--|--|--|
| Symbol <sup>(1)</sup> | Description               | Condition | Min.                | Тур. | Max. | Unit |  |  |  |
| f <sub>SSCK</sub>     | Slave SCK clock frequency | Slave     | -                   | -    | 5    | MHz  |  |  |  |
| t <sub>SSCK</sub>     | Slave SCK period          | Slave     | 4*t Clkper          | -    | -    | ns   |  |  |  |
| t <sub>SSCKW</sub>    | SCK high/low width        | Slave     | 2*t Clkper          | -    | -    | ns   |  |  |  |
| t <sub>SSCKR</sub>    | SCK rise time             | Slave     | -                   | -    | 1600 | ns   |  |  |  |
| t <sub>SSCKF</sub>    | SCK fall time             | Slave     | -                   | -    | 1600 | ns   |  |  |  |
| t <sub>SIS</sub>      | MOSI setup to SCK         | Slave     | 3.0                 | -    | -    | ns   |  |  |  |
| t <sub>SIH</sub>      | MOSI hold after SCK       | Slave     | t <sub>Clkper</sub> | -    | -    | ns   |  |  |  |
| t <sub>SSS</sub>      | SS setup to SCK           | Slave     | 21                  | -    | -    | ns   |  |  |  |
| t <sub>SSH</sub>      | SS hold after SCK         | Slave     | 20                  | -    | -    | ns   |  |  |  |
| t <sub>SOS</sub>      | MISO setup to SCK         | Slave     | -                   | 8.0  | -    | ns   |  |  |  |
| t <sub>SOH</sub>      | MISO hold after SCK       | Slave     | -                   | 13   | -    | ns   |  |  |  |
| t <sub>soss</sub>     | MISO setup after SS low   | Slave     | -                   | 11   | -    | ns   |  |  |  |
| t <sub>SOSH</sub>     | MISO hold after SS low    | Slave     | -                   | 8.0  | -    | ns   |  |  |  |

1. These parameters are for design guidance only and are not production tested.

#### 4.13 TWI

Figure 4-6. TWI - Timing Requirements



Table 4-19. TWI - Timing Characteristics

| Symbol <sup>(1)</sup> | Description            | Condition                                                                                                                | Min.                | Тур. | Max.                | Unit |
|-----------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------|---------------------|------|---------------------|------|
| f <sub>SCL</sub>      | SCL clock<br>frequency | Max. frequency requires system clock at 10 MHz, which, in turn, requires V <sub>DD</sub> =[2.7, 5.5]V and T=[-40, 105]°C | 0                   | -    | 1000                | kHz  |
| V <sub>IH</sub>       | Input high voltage     |                                                                                                                          | 0.7×V <sub>DD</sub> | -    | -                   | V    |
| V <sub>IL</sub>       | Input low voltage      |                                                                                                                          | -                   | -    | 0.3×V <sub>DD</sub> | ٧    |

| cont                  | tinued                                           |                                                              |                              |                                                                  |      |                                      |      |
|-----------------------|--------------------------------------------------|--------------------------------------------------------------|------------------------------|------------------------------------------------------------------|------|--------------------------------------|------|
| Symbol <sup>(1)</sup> | Description                                      | Condition                                                    |                              | Min.                                                             | Тур. | Max.                                 | Unit |
| V <sub>HYS</sub>      | Hysteresis of<br>Schmitt trigger<br>inputs       |                                                              |                              | 0.1×V <sub>DD</sub>                                              |      | 0.4×V <sub>DD</sub>                  | V    |
| V <sub>OL</sub>       | Output low voltage                               | I <sub>load</sub> =20 mA, Fast mode+                         |                              | -                                                                | -    | 0.2xV <sub>DD</sub>                  | V    |
|                       |                                                  | I <sub>load</sub> =3 mA, Normal mode,<br>V <sub>DD</sub> >2V |                              | -                                                                | -    | 0.4V                                 |      |
|                       |                                                  | I <sub>load</sub> =3 mA, Norr<br>V <sub>DD</sub> ≤2V         | mal mode,                    | -                                                                | -    | 0.2×V <sub>DD</sub>                  |      |
| I <sub>OL</sub>       | Low-level output                                 | f <sub>SCL</sub> ≤400 kHz, V                                 | <sub>OL</sub> =0.4V          | 3                                                                | -    | -                                    | mA   |
|                       | current                                          | f <sub>SCL</sub> ≤1 MHz, V <sub>OL</sub> =0.4V               |                              | 20                                                               | -    | -                                    |      |
| C <sub>B</sub>        | Capacitive load for                              | f <sub>SCL</sub> ≤100 kHz                                    |                              | -                                                                | -    | 400                                  | pF   |
|                       | each bus line                                    | f <sub>SCL</sub> ≤400 kHz                                    |                              | -                                                                | -    | 400                                  |      |
|                       |                                                  | f <sub>SCL</sub> ≤1 MHz                                      |                              | -                                                                | -    | 550                                  |      |
| t <sub>R</sub>        | Rise time for both                               | f <sub>SCL</sub> ≤100 kHz                                    |                              | -                                                                | -    | 1000                                 | ns   |
|                       | SDA and SCL                                      | f <sub>SCL</sub> ≤400 kHz                                    |                              | 20                                                               | -    | 300                                  |      |
|                       |                                                  | f <sub>SCL</sub> ≤1 MHz                                      |                              | -                                                                | -    | 120                                  |      |
| t <sub>OF</sub>       | Output fall time from $V_{IHmin}$ to $V_{ILmax}$ | 10 pF < capacitance of                                       | f <sub>SCL</sub> ≤400<br>kHz | 20+0.1×C <sub>B</sub>                                            | -    | 300                                  | ns   |
|                       |                                                  | bus line < 400<br>pF                                         | f <sub>SCL</sub> ≤1 MHz      | 20+0.1×C <sub>B</sub>                                            | -    | 120                                  |      |
| t <sub>SP</sub>       | Spikes suppressed by the input filter            |                                                              |                              | 0                                                                | -    | 50                                   | ns   |
| IL                    | Input current for each I/O pin                   | 0.1×V <sub>DD</sub> <v<sub>I&lt;0.9</v<sub>                  | ×V <sub>DD</sub>             | -                                                                | -    | 1                                    | μA   |
| C <sub>I</sub>        | Capacitance for each I/O pin                     |                                                              |                              | -                                                                | -    | 10                                   | pF   |
| R <sub>P</sub>        | Value of pull-up resistor                        | f <sub>SCL</sub> ≤100 kHz                                    |                              | (V <sub>DD</sub> -<br>V <sub>OL</sub> (max)) /I<br><sub>OL</sub> | -    | 1000 ns/<br>(0.8473×C <sub>B</sub> ) | Ω    |
|                       |                                                  | f <sub>SCL</sub> ≤400 kHz                                    |                              | -                                                                | -    | 300 ns/<br>(0.8473×C <sub>B</sub> )  |      |
|                       |                                                  | f <sub>SCL</sub> ≤1 MHz                                      |                              | -                                                                | -    | 120 ns/<br>(0.8473×C <sub>B</sub> )  |      |
| t <sub>HD;STA</sub>   | Hold time                                        | f <sub>SCL</sub> ≤100 kHz                                    |                              | 4.0                                                              | -    | -                                    | μs   |
|                       | (repeated) Start condition                       | f <sub>SCL</sub> ≤400 kHz                                    |                              | 0.6                                                              | -    | -                                    |      |
|                       |                                                  | f <sub>SCL</sub> ≤1 MHz                                      |                              | 0.26                                                             | -    | -                                    |      |

| cont                  | inued                                     |                           |      |      |      |      |
|-----------------------|-------------------------------------------|---------------------------|------|------|------|------|
| Symbol <sup>(1)</sup> | Description                               | Condition                 | Min. | Тур. | Max. | Unit |
| t <sub>LOW</sub>      | Low period of SCL                         | f <sub>SCL</sub> ≤100 kHz | 4.7  | -    | -    | μs   |
|                       | Clock                                     | f <sub>SCL</sub> ≤400 kHz | 1.3  | -    | -    |      |
|                       |                                           | f <sub>SCL</sub> ≤1 MHz   | 0.5  | -    | -    |      |
| t <sub>HIGH</sub>     | High period of SCL<br>Clock               | f <sub>SCL</sub> ≤100 kHz | 4.0  | -    | -    | μs   |
|                       |                                           | f <sub>SCL</sub> ≤400 kHz | 0.6  | -    | -    |      |
|                       |                                           | f <sub>SCL</sub> ≤1 MHz   | 0.26 | -    | -    |      |
| t <sub>SU;STA</sub>   | Setup time for a repeated Start condition | f <sub>SCL</sub> ≤100 kHz | 4.7  | -    | -    | μs   |
|                       |                                           | f <sub>SCL</sub> ≤400 kHz | 0.6  | -    | -    |      |
|                       |                                           | f <sub>SCL</sub> ≤1 MHz   | 0.26 | -    | -    |      |
| t <sub>HD;DAT</sub>   | Data hold time                            | f <sub>SCL</sub> ≤100 kHz | 0    | -    | 3.45 | μs   |
|                       |                                           | f <sub>SCL</sub> ≤400 kHz | 0    | -    | 0.9  |      |
|                       |                                           | f <sub>SCL</sub> ≤1 MHz   | 0    | -    | 0.45 |      |
| t <sub>SU;DAT</sub>   | Data setup time                           | f <sub>SCL</sub> ≤100 kHz | 250  | -    | -    | ns   |
|                       |                                           | f <sub>SCL</sub> ≤400 kHz | 100  | -    | -    |      |
|                       |                                           | f <sub>SCL</sub> ≤1 MHz   | 50   | -    | -    |      |
| t <sub>SU;STO</sub>   | Setup time for                            | f <sub>SCL</sub> ≤100 kHz | 4    | -    | -    | μs   |
|                       | Stop condition                            | f <sub>SCL</sub> ≤400 kHz | 0.6  | -    | -    |      |
|                       |                                           | f <sub>SCL</sub> ≤1 MHz   | 0.26 | -    | -    |      |
| t <sub>BUF</sub>      | Bus free time                             | f <sub>SCL</sub> ≤100 kHz | 4.7  | -    | -    | μs   |
|                       | between a Stop<br>and Start condition     | f <sub>SCL</sub> ≤400 kHz | 1.3  | -    | -    |      |
|                       |                                           | f <sub>SCL</sub> ≤1 MHz   | 0.5  | -    | -    |      |

1. These parameters are for design guidance only and are not production tested.

#### 4.14 VREF

**Table 4-20. Internal Voltage Reference Characteristics** 

| Symbol <sup>(1)</sup> | Description   | Min. | Тур. | Max. | Unit |
|-----------------------|---------------|------|------|------|------|
| t <sub>start</sub>    | Start-up time | -    | 25   | -    | μs   |

| continued             |                                     |      |      |      |      |  |  |  |
|-----------------------|-------------------------------------|------|------|------|------|--|--|--|
| Symbol <sup>(1)</sup> | Description                         | Min. | Тур. | Max. | Unit |  |  |  |
| V <sub>DD</sub>       | Power supply voltage range for 0V55 | 1.8  | -    | 5.5  | V    |  |  |  |
|                       | Power supply voltage range for 1V1  | 1.8  | -    | 5.5  |      |  |  |  |
|                       | Power supply voltage range for 1V5  | 1.8  | -    | 5.5  |      |  |  |  |
|                       | Power supply voltage range for 2V5  | 3.0  | -    | 5.5  |      |  |  |  |
|                       | Power supply voltage range for 4V3  | 4.8  | -    | 5.5  |      |  |  |  |

1. These parameters are for design guidance only and are not production tested.

Table 4-21. ADC Internal Voltage Reference Characteristics<sup>(1)</sup>

| Symbol <sup>(2)</sup>            | Description                | Condition                                        | Min. | Тур. | Max. | Unit |
|----------------------------------|----------------------------|--------------------------------------------------|------|------|------|------|
| 1V1                              | Internal reference voltage | V <sub>DD</sub> =[1.8V, 5.5V]<br>T=[0 - 105]°C   | -2.0 |      | 2.0  | %    |
| 0V55<br>1V5<br>2V5<br>4V3        | Internal reference voltage | V <sub>DD</sub> =[1.8V, 5.5V]<br>T=[0 - 105]°C   | -3.0 |      | 3.0  |      |
| 0V55<br>1V1<br>1V5<br>2V5<br>4V3 | Internal reference voltage | V <sub>DD</sub> =[1.8V, 5.5V]<br>T=[-40 - 125]°C | -5.0 |      | 5.0  |      |

#### Note:

- 1. These values are based on characterization and not covered by production test limits.
- 2. The symbols xxxx refer to the respective values of the ADC0REFSEL bit field in the VREF.CTRLA register.

Table 4-22. AC Internal Voltage Reference Characteristics(1)

| Symbol <sup>(2)</sup>            | Description                | Condition                                        | Min. | Тур. | Max. | Unit |
|----------------------------------|----------------------------|--------------------------------------------------|------|------|------|------|
| 0V55<br>1V1<br>1V5<br>2V5        | Internal reference voltage | V <sub>DD</sub> =[1.8V, 5.5V]<br>T=[0 - 105]°C   | -3.0 |      | 3.0  | %    |
| 0V55<br>1V1<br>1V5<br>2V5<br>4V3 | Internal reference voltage | V <sub>DD</sub> =[1.8V, 5.5V]<br>T=[-40 - 125]°C | -5.0 |      | 5.0  |      |

- 1. These values are based on characterization and not covered by production test limits.
- The symbols xxxx refer to the respective values of the AC0REFSEL bit field in the VREF.CTRLA register.

#### 4.15 ADC

#### 4.15.1 Internal Reference Characteristics

Operating conditions:

- $V_{DD} = 1.8 \text{ to } 5.5 \text{V}$
- Temperature = -40°C to 125°C
- DUTYCYC = 25%
- CLK<sub>ADC</sub> = 13 \* f<sub>ADC</sub>
- SAMPCAP is 10 pF for 0.55V reference, while it is set to 5 pF for V<sub>REF</sub>≥1.1V
- Applies for all allowed combinations of V<sub>REF</sub> selections and Sample Rates unless otherwise noted

Table 4-23. Power Supply, Reference, and Input Range

| Symbol            | Description         | Conditions                  | Min. | Тур. | Max.                 | Unit |
|-------------------|---------------------|-----------------------------|------|------|----------------------|------|
| $V_{DD}$          | Supply voltage      | CLK <sub>ADC</sub> ≤1.5 MHz | 1.8  | -    | 5.5                  | V    |
|                   |                     | CLK <sub>ADC</sub> >1.5 MHz | 2.7  | -    | 5.5                  |      |
| V <sub>REF</sub>  | Reference voltage   | REFSEL = Internal reference | 0.55 | -    | V <sub>DD</sub> -0.5 | V    |
|                   |                     | REFSEL = External reference | 1.1  |      | $V_{DD}$             |      |
|                   |                     | REFSEL = V <sub>DD</sub>    | 1.8  | -    | 5.5                  |      |
| C <sub>IN</sub>   | Input capacitance   | SAMPCAP=5 pF                | -    | 5    | -                    | pF   |
|                   |                     | SAMPCAP=10 pF               | -    | 10   | -                    |      |
| V <sub>IN</sub>   | Input voltage range |                             | 0    | -    | V <sub>REF</sub>     | V    |
| I <sub>BAND</sub> | Input bandwidth     | 1.1V≤V <sub>REF</sub>       | -    | -    | 57.5                 | kHz  |

Table 4-24. Clock and Timing Characteristics<sup>(1)</sup>

| Symbol             | Description               | Conditions                               | Min. | Тур. | Max. | Unit                      |  |
|--------------------|---------------------------|------------------------------------------|------|------|------|---------------------------|--|
| f <sub>ADC</sub>   | Sample rate               | 1.1V≤V <sub>REF</sub>                    | 15   | -    | 115  | ksps                      |  |
|                    |                           | 1.1V≤V <sub>REF</sub> (8-bit resolution) | 15   | -    | 150  |                           |  |
|                    |                           | V <sub>REF</sub> =0.55V (10 bits)        | 7.5  | -    | 20   |                           |  |
| CLK <sub>ADC</sub> | Clock frequency           | V <sub>REF</sub> =0.55V (10 bits)        | 100  | -    | 260  | kHz                       |  |
|                    |                           | 1.1V≤V <sub>REF</sub> (10 bits)          | 200  | -    | 1500 |                           |  |
|                    |                           | 1.1V≤V <sub>REF</sub> (8-bit resolution) | 200  | -    | 2000 |                           |  |
| Ts                 | Sampling time             |                                          | 2    | 2    | 33   | CLK <sub>ADC</sub> cycles |  |
| T <sub>CONV</sub>  | Conversion time (latency) | Sampling time = 2 CLK <sub>ADC</sub>     | 8.7  | -    | 50   | μs                        |  |

| continued          |               |                           |      |      |      |      |
|--------------------|---------------|---------------------------|------|------|------|------|
| Symbol             | Description   | Conditions                | Min. | Тур. | Max. | Unit |
| T <sub>START</sub> | Start-up time | Internal V <sub>REF</sub> | -    | 22   | -    | μs   |

1. These parameters are for design guidance only and are not production tested.

Table 4-25. Accuracy Characteristics Internal Reference<sup>(2)</sup>

| Symbol             | Description                   | Conditions                             |                            | Min. | Тур. | Max. | Unit |
|--------------------|-------------------------------|----------------------------------------|----------------------------|------|------|------|------|
| Res                | Resolution                    |                                        |                            | -    | 10   | -    | bit  |
| INL                | Integral Non-<br>linearity    | REFSEL =<br>INTERNAL                   | f <sub>ADC</sub> =7.7 ksps | -    | 1.0  | -    | LSB  |
|                    |                               | V <sub>REF</sub> =0.55V                |                            |      |      |      |      |
|                    |                               | REFSEL =<br>INTERNAL or VDD            | f <sub>ADC</sub> =15 ksps  | -    | 1.0  | -    |      |
|                    |                               | REFSEL =                               | f <sub>ADC</sub> =77 ksps  | -    | 1.0  | -    |      |
|                    |                               | INTERNAL or VDD  1.1V≤V <sub>REF</sub> | f <sub>ADC</sub> =115 ksps | -    | 1.2  | -    |      |
| DNL <sup>(1)</sup> | Differential<br>Non-linearity | REFSEL = INTERNAL                      | f <sub>ADC</sub> =7.7 ksps | -    | 0.6  | -    | LSB  |
|                    |                               | $V_{REF} = 0.55V$                      |                            |      |      |      |      |
|                    |                               | REFSEL =<br>INTERNAL                   | f <sub>ADC</sub> =15 ksps  | -    | 0.4  | -    |      |
|                    |                               | V <sub>REF</sub> = 1.1V                |                            |      |      |      |      |
|                    |                               | REFSEL = INTERNAL or VDD               | f <sub>ADC</sub> =15 ksps  | -    | 0.4  | -    |      |
|                    |                               | 1.5V≤V <sub>REF</sub>                  |                            |      |      |      |      |
|                    |                               | REFSEL =<br>INTERNAL or VDD            | f <sub>ADC</sub> =77 ksps  | -    | 0.4  | -    |      |
|                    |                               | 1.1V≤V <sub>REF</sub>                  |                            |      |      |      |      |
|                    | REFSEL =<br>INTERNAL          | f <sub>ADC</sub> =115 ksps             | -                          | 0.5  | -    |      |      |
|                    |                               | 1.1V≤V <sub>REF</sub>                  |                            |      |      |      |      |
|                    |                               | REFSEL = VDD                           | f <sub>ADC</sub> =115 ksps | -    | 0.9  | -    |      |
|                    |                               | 1.8V≤V <sub>REF</sub>                  |                            |      |      |      |      |

| coi    | continued                                                                       |                          |                         |                               |      |      |      |
|--------|---------------------------------------------------------------------------------|--------------------------|-------------------------|-------------------------------|------|------|------|
| Symbol | Description                                                                     | Conditions               |                         | Min.                          | Тур. | Max. | Unit |
| EABS   | Absolute                                                                        | REFSEL =                 | T=[0-105]°C             | -                             | <10  | -    | LSB  |
|        | accuracy                                                                        | INTERNAL                 | $V_{DD} = [1.8V-3.6V]$  |                               |      |      |      |
|        |                                                                                 | V <sub>REF</sub> = 1.1V  | $V_{DD} = [1.8V-3.6V]$  | -                             | <15  | _    |      |
|        |                                                                                 | REFSEL = V <sub>DD</sub> |                         | -                             | 2.5  | -    |      |
|        |                                                                                 | REFSEL =<br>INTERNAL     |                         | -                             | <35  | -    |      |
| EGAIN  |                                                                                 |                          | T=[0-105]°C             | -                             | ±15  | -    | LSB  |
|        |                                                                                 | INTERNAL                 | $V_{DD} = [1.8V-3.6V]$  |                               |      |      |      |
|        |                                                                                 | V <sub>REF</sub> = 1.1V  | V <sub>REF</sub> = 1.1V | V <sub>DD</sub> = [1.8V-3.6V] | -    | ±20  | -    |
|        |                                                                                 | REFSEL = V <sub>DD</sub> |                         | -                             | 2    | -    |      |
|        |                                                                                 | REFSEL =<br>INTERNAL     |                         | -                             | ±35  | -    |      |
| EOFF   | OFF Offset error REFSEL = INTERNAL  V <sub>REF</sub> = 0.55V  REFSEL = INTERNAL |                          |                         | -                             | -1   | -    | LSB  |
|        |                                                                                 | V <sub>REF</sub> = 0.55V |                         |                               |      |      |      |
|        |                                                                                 |                          |                         | -                             | -0.5 | -    | LSB  |
|        |                                                                                 | 1.1V ≤ V <sub>REF</sub>  |                         |                               |      |      |      |

- 1. A DNL error of less than or equal to 1 LSB ensures a monotonic transfer function with no missing codes.
- 2. These parameters are for design guidance only and are not production tested.
- 3. Reference setting and f<sub>ADC</sub> must fulfill the specification in "Clock and Timing Characteristics" and "Power supply, Reference, and Input Range" tables.

#### 4.15.2 External Reference Characteristics

Operating conditions:

- $V_{DD} = 1.8 \text{ to } 5.5 \text{V}$
- Temperature = -40°C to 125°C
- DUTYCYC = 25%
- CLK<sub>ADC</sub> = 13 \* f<sub>ADC</sub>
- SAMPCAP is 5 pF

The accuracy characteristics numbers are based on the characterization of the following input reference levels and  $V_{DD}$  ranges:

- Vref = 1.8V,  $V_{DD}$  = 1.8 to 5.5V
- Vref = 2.6V, V<sub>DD</sub> = 2.7 to 5.5V
- Vref = 4.096V, V<sub>DD</sub> = 4.5 to 5.5V

Vref = 4.3V, V<sub>DD</sub> = 4.5 to 5.5V

Table 4-26. ADC Accuracy Characteristics External Reference<sup>(2)</sup>

| Symbol             | Description       | Conditions                |                            | Min. | Тур. | Max. | Unit |
|--------------------|-------------------|---------------------------|----------------------------|------|------|------|------|
| Res                | Resolution        |                           |                            | -    | 10   | -    | bit  |
| INL                | Integral Non-     |                           | f <sub>ADC</sub> =15 ksps  | -    | 0.9  | -    | LSB  |
|                    | linearity         |                           | f <sub>ADC</sub> =77 ksps  | -    | 0.9  | -    |      |
|                    |                   |                           | f <sub>ADC</sub> =115 ksps | -    | 1.2  | -    |      |
| DNL <sup>(1)</sup> | Differential      |                           | f <sub>ADC</sub> =15 ksps  | -    | 0.2  | -    | LSB  |
|                    | Non-linearity     |                           | f <sub>ADC</sub> =77 ksps  | -    | 0.4  | -    |      |
|                    |                   |                           | f <sub>ADC</sub> =115 ksps | -    | 0.8  | -    |      |
| EABS               | Absolute accuracy |                           | f <sub>ADC</sub> =15 ksps  | -    | 2    | -    | LSB  |
|                    |                   |                           | f <sub>ADC</sub> =77 ksps  | -    | 2    | -    |      |
|                    |                   |                           | f <sub>ADC</sub> =115 ksps | -    | 2    | -    |      |
| EGAIN              | EGAIN Gain error  |                           | f <sub>ADC</sub> =15 ksps  | -    | 2    | -    | LSB  |
|                    |                   | f <sub>ADC</sub> =77 ksps | -                          | 2    | -    |      |      |
|                    |                   |                           | f <sub>ADC</sub> =115 ksps | -    | 2    | -    |      |
| EOFF               | Offset error      |                           |                            | -    | -0.5 | -    | LSB  |

#### Note:

- 1. A DNL error of less than or equal to 1 LSB ensures a monotonic transfer function with no missing codes.
- 2. These parameters are for design guidance only and are not production tested.

#### 4.16 AC

Table 4-27. Analog Comparator Characteristics, Low-Power Mode Disabled

| Symbol             | Description           | Condition                                       | Min. | Тур. | Max.     | Unit |
|--------------------|-----------------------|-------------------------------------------------|------|------|----------|------|
| V <sub>IN</sub>    | Input voltage         |                                                 | -0.2 | -    | $V_{DD}$ | V    |
| C <sub>IN</sub>    | Input pin capacitance | PD1 to PD6                                      | -    | 3.5  | -        | pF   |
|                    |                       | PD7                                             | _    | 14   | -        |      |
| V <sub>OFF</sub>   | Input offset voltage  | 0.7V <v<sub>IN&lt;(V<sub>DD</sub>-0.7V)</v<sub> | -20  | ±5   | +20      | mV   |
|                    |                       | V <sub>IN</sub> =[-0.2V, V <sub>DD</sub> ]      | -40  | ±20  | +40      |      |
| IL                 | Input leakage current |                                                 | -    | 5    | -        | nA   |
| T <sub>START</sub> | Start-up time         |                                                 | -    | 1.3  | -        | μs   |

| con              | tinued            |                                        |      |      |      |      |
|------------------|-------------------|----------------------------------------|------|------|------|------|
| Symbol           | Description       | Condition                              | Min. | Тур. | Max. | Unit |
| V <sub>HYS</sub> | Hysteresis        | HYSMODE=0x0                            | -    | 0    | -    | mV   |
|                  |                   | HYSMODE=0x1                            | -    | 10   | -    |      |
|                  |                   | HYSMODE=0x2                            | -    | 25   | -    |      |
|                  |                   | HYSMODE=0x3                            | -    | 50   | -    |      |
| t <sub>PD</sub>  | Propagation delay | 25 mV Overdrive, V <sub>DD</sub> ≥2.7V | -    | 50   | -    | ns   |

Table 4-28. Analog Comparator Characteristics, Low-Power Mode Enabled

| Symbol             | Description           | Condition                                       | Min. | Тур. | Max.     | Unit |
|--------------------|-----------------------|-------------------------------------------------|------|------|----------|------|
| V <sub>IN</sub>    | Input voltage         |                                                 | -0.2 | -    | $V_{DD}$ | V    |
| C <sub>IN</sub>    | Input pin capacitance | PD1 to PD6                                      | -    | 3.5  | -        | pF   |
|                    |                       | PD7                                             | -    | 14   | -        |      |
| V <sub>OFF</sub>   | Input offset voltage  | 0.7V <v<sub>IN&lt;(V<sub>DD</sub>-0.7V)</v<sub> | -30  | ±10  | +30      | mV   |
|                    |                       | V <sub>IN</sub> =[0V, V <sub>DD</sub> ]         | -50  | ±30  | +50      |      |
| IL                 | Input leakage current |                                                 | -    | 5    | -        | nA   |
| T <sub>START</sub> | Start-up time         |                                                 | -    | 1.3  | -        | μs   |
| V <sub>HYS</sub>   | Hysteresis            | HYSMODE=0x0                                     | -    | 0    | -        | mV   |
|                    |                       | HYSMODE=0x1                                     | -    | 10   | -        |      |
|                    |                       | HYSMODE=0x2                                     | -    | 25   | -        |      |
|                    |                       | HYSMODE=0x3                                     | -    | 50   | -        |      |
| t <sub>PD</sub>    | Propagation delay     | 25 mV overdrive, V <sub>DD</sub> ≥2.7V          | -    | 150  | -        | ns   |

#### 4.17 UPDI Timing

#### UPDI Enable Sequence (1)

| Symbol            | Description                          | Min. | Max.  | Unit |
|-------------------|--------------------------------------|------|-------|------|
| T <sub>RES</sub>  | Duration of Handshake/Break on RESET | 10   | 200   | μs   |
| T <sub>UPDI</sub> | Duration of UPDI.txd=0               | 10   | 200   | μs   |
| T <sub>Deb0</sub> | Duration of Debugger.txd=0           | 0.2  | 1     | μs   |
| T <sub>DebZ</sub> | Duration of Debugger.txd=z           | 200  | 14000 | μs   |

#### Note:

1. These parameters are for design guidance only and are not production tested.

## 4.18 Programming Time

See the table below for typical programming times for Flash and EEPROM.

#### **Table 4-29. Programming Times**

| Symbol            | Typical Programming Time |
|-------------------|--------------------------|
| Page Buffer Clear | 7 CLK_CPU cycles         |
| Page Write        | 2 ms                     |
| Page Erase        | 2 ms                     |
| Page Erase-Write  | 4 ms                     |
| Chip Erase        | 4 ms                     |
| EEPROM Erase      | 4 ms                     |

# **Typical Characteristics**

# 5. Typical Characteristics

#### 5.1 Power Consumption

#### 5.1.1 Supply Currents in Active Mode

Figure 5-1. Active Supply Current vs. Frequency (1-20 MHz) at T=25°C



Figure 5-2. Active Supply Current vs. Frequency [0.1, 1.0] MHz at T=25°C





Figure 5-3. Active Supply Current vs. Temperature (f=20 MHz OSC20M)

Figure 5-4. Active Supply Current vs. V<sub>DD</sub> (f=[1.25, 20] MHz OSC20M) at T=25°C





Figure 5-5. Active Supply Current vs. V<sub>DD</sub> (f=32.768 kHz OSCULP32K)

# 5.1.2 Supply Currents in Idle Mode Figure 5-6. Idle Supply Current vs. Frequency (1-20 MHz) at T=25°C





Figure 5-7. Idle Supply Current vs. Low Frequency (0.1-1.0 MHz) at T=25°C







Figure 5-9. Idle Supply Current vs. V<sub>DD</sub> (f=32.768 kHz OSCULP32K)

#### 5.1.3 Supply Currents in Power-Down Mode

Figure 5-10. Power-Down Mode Supply Current vs. Temperature (all functions disabled)





Figure 5-11. Power-Down Mode Supply Current vs. V<sub>DD</sub> (all functions disabled)





#### 5.1.4 Supply Currents in Standby Mode

Figure 5-13. Standby Mode Supply Current vs. V<sub>DD</sub> (RTC running with internal OSCULP32K)



Figure 5-14. Standby Mode Supply Current vs. V<sub>DD</sub> (Sampled BOD running at 125 Hz)





Figure 5-15. Standby Mode Supply Current vs. V<sub>DD</sub> (Sampled BOD running at 1 kHz)

#### 5.1.5 Power-on Supply Currents

Figure 5-16. Power-on Supply Current vs. V<sub>DD</sub> (BOD enabled at 4.3V level)



#### 5.2 **GPIO**

# GPIO Input Characteristics Figure 5-17. I/O Pin Input Hysteresis vs. V<sub>DD</sub>



Figure 5-18. I/O Pin Input Threshold Voltage vs. V<sub>DD</sub> (T=25°C)



Figure 5-19. I/O Pin Input Threshold Voltage vs.  $V_{DD}$  ( $V_{IH}$ )



Figure 5-20. I/O Pin Input Threshold Voltage vs.  $V_{DD}\ (V_{IL})$ 



# **GPIO Output Characteristics**

Figure 5-21. I/O Pin Output Voltage vs. Sink Current ( $V_{DD}$ =1.8V)



Figure 5-22. I/O Pin Output Voltage vs. Sink Current (V<sub>DD</sub>=3.0V)



Figure 5-23. I/O Pin Output Voltage vs. Sink Current ( $V_{DD}$ =5.0V)



Figure 5-24. I/O Pin Output Voltage vs. Sink Current (T=25°C)



Figure 5-25. I/O Pin Output Voltage vs. Source Current ( $V_{DD}$ =1.8V)



Figure 5-26. I/O Pin Output Voltage vs. Source Current (V<sub>DD</sub>=3.0V)





Figure 5-28. I/O Pin Output Voltage vs. Source Current (T=25°C)



# **GPIO Pull-Up Characteristics**

Figure 5-29. I/O Pin Pull-Up Resistor Current vs. Input Voltage (V<sub>DD</sub>=1.8V)



Figure 5-30. I/O Pin Pull-Up Resistor Current vs. Input Voltage (V<sub>DD</sub>=3.0V)





Figure 5-31. I/O Pin Pull-Up Resistor Current vs. Input Voltage (V<sub>DD</sub>=5.0V)

# 5.3 VREF Characteristics





Figure 5-33. Internal 1.1V Reference vs. Temperature



Figure 5-34. Internal 2.5V Reference vs. Temperature





Figure 5-35. Internal 4.3V Reference vs. Temperature

# 5.4 BOD Characteristics

BOD Current vs.  $V_{DD}$ Figure 5-36. BOD Current vs.  $V_{DD}$  (Continuous Mode Enabled)







Figure 5-38. BOD Current vs. V<sub>DD</sub> (Sampled BOD at 1 kHz)



# **BOD Threshold vs. Temperature**

#### Figure 5-39. BOD Threshold vs. Temperature (Level 1.8V)



Figure 5-40. BOD Threshold vs. Temperature (Level 2.6V)





Figure 5-41. BOD Threshold vs. Temperature (Level 4.3V)

#### 5.5 ADC Characteristics

Figure 5-42. Absolute Accuracy vs. V<sub>DD</sub> (f<sub>ADC</sub>=115 ksps) at T=25°C, REFSEL = Internal Reference





Figure 5-43. Absolute Accuracy vs.  $V_{ref}$  ( $V_{DD}$ =5.0V,  $f_{ADC}$ =115 ksps), REFSEL = Internal Reference

Figure 5-44. DNL Error vs. V<sub>DD</sub> (f<sub>ADC</sub>=115 ksps) at T=25°C, REFSEL = Internal Reference

4.3

2.5

Vref [V]

1.5



0.0



Figure 5-45. DNL vs.  $V_{ref}$  ( $V_{DD}$ =5.0V,  $f_{ADC}$ =115 ksps), REFSEL = Internal Reference

Figure 5-46. Gain Error vs. V<sub>DD</sub> (f<sub>ADC</sub>=115 ksps) at T=25°C, REFSEL = Internal Reference





Figure 5-47. Gain Error vs.  $V_{ref}$  ( $V_{DD}$ =5.0V,  $f_{ADC}$ =115 ksps), REFSEL = Internal Reference

Figure 5-48. INL vs. V<sub>DD</sub> (f<sub>ADC</sub>=115 ksps) at T=25°C, REFSEL = Internal Reference





Figure 5-49. INL vs.  $V_{ref}$  ( $V_{DD}$ =5.0V,  $f_{ADC}$ =115 ksps), REFSEL = Internal Reference

Figure 5-50. Offset Error vs.  $V_{DD}$  ( $f_{ADC}$ =115 ksps) at T=25°C, REFSEL = Internal Reference





Figure 5-51. Offset Error vs.  $V_{ref}$  ( $V_{DD}$ =5.0V,  $f_{ADC}$ =115 ksps), REFSEL = Internal Reference

Figure 5-52. Absolute Accuracy vs. V<sub>DD</sub> (f<sub>ADC</sub>=115 ksps, T=25°C), REFSEL = External Reference



Figure 5-53. Absolute Accuracy vs. V<sub>REF</sub> (V<sub>DD</sub>=5.0V, f<sub>ADC</sub>=115 ksps, REFSEL = External Reference)



Figure 5-54. DNL vs. V<sub>DD</sub> (f<sub>ADC</sub>=115 ksps, T=25°C, REFSEL = External Reference)



Figure 5-55. DNL vs. V<sub>REF</sub> (V<sub>DD</sub>=5.0V, f<sub>ADC</sub>=115 ksps, REFSEL = External Reference)



Figure 5-56. Gain vs. V<sub>DD</sub> (f<sub>ADC</sub>=115 ksps, T=25°C, REFSEL = External Reference)



Figure 5-57. Gain vs.  $V_{REF}$  ( $V_{DD}$ =5.0V,  $f_{ADC}$ =115 ksps, REFSEL = External Reference)



Figure 5-58. INL vs. V<sub>DD</sub> (f<sub>ADC</sub>=115 ksps, T=25°C, REFSEL = External Reference)







Figure 5-60. Offset vs. V<sub>DD</sub> (f<sub>ADC</sub>=115 ksps, T=25°C, REFSEL = External Reference)





Figure 5-61. Offset vs. V<sub>REF</sub> (V<sub>DD</sub>=5.0V, f<sub>ADC</sub>=115 ksps, REFSEL = External Reference)

#### 5.6 AC Characteristics

Figure 5-62. Hysteresis vs. V<sub>CM</sub> - 10 mV (V<sub>DD</sub>=5V)



Figure 5-63. Hysteresis vs.  $V_{CM}$  - 10 mV to 50 mV ( $V_{DD}$ =5V, T=25°C)



Figure 5-64. Offset vs. V<sub>CM</sub> - 10 mV (V<sub>DD</sub>=5V)





Figure 5-65. Offset vs.  $V_{CM}$  - 10 mV to 50 mV ( $V_{DD}$ =5V, T=25°C)

#### 5.7 OSC20M Characteristics







Figure 5-67. OSC20M Internal Oscillator: Frequency vs. Calibration Value (V<sub>DD</sub>=3V)

Figure 5-68. OSC20M Internal Oscillator: Frequency vs. Temperature





Figure 5-69. OSC20M Internal Oscillator: Frequency vs. V<sub>DD</sub>

#### 5.8 OSCULP32K Characteristics







Figure 5-71. OSCULP32K Internal Oscillator Frequency vs.  $V_{DD}$ 

# 6. Ordering Information

- · Available ordering options can be found by:
  - Clicking on one of the following product page links:
    - ATmega4809 Product Page
  - Searching by product name at microchipdirect.com
  - Contacting your local sales representative

#### Figure 6-1. Product Identification System

To order or obtain information, for example on pricing or delivery, refer to the factory or the listed sales office



**Note:** Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes. Check with your Microchip Sales Office for package availability with the Tape and Reel option.

# 7. Online Package Drawings

For the most recent package drawings:

- 1. Go to http://www.microchip.com/packaging.
- 2. Go to the package type specific page, for example VQFN.
- 3. Search for either Drawing Number or Style to find the most recent package drawings.

#### **Table 7-1. Drawing Numbers**

| Package Type | Drawing Number | Style |
|--------------|----------------|-------|
| PDIP40       | C04-016        | P     |

# 8. Package Drawings

#### 8.1 40-Pin PDIP

#### 40-Lead Plastic Dual In-Line (P) - 600 mil Body [PDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | Units    |          | INCHES |       |
|----------------------------|----------|----------|--------|-------|
| Dimension                  | n Limits | MIN      | NOM    | MAX   |
| Number of Pins             | N        | 40       |        |       |
| Pitch                      | е        | .100 BSC |        |       |
| Top to Seating Plane       | Α        | -        | -      | .250  |
| Molded Package Thickness   | A2       | .125     | -      | .195  |
| Base to Seating Plane      | A1       | .015     | -      | -     |
| Shoulder to Shoulder Width | E        | .590     | -      | .625  |
| Molded Package Width       | E1       | .485     | -      | .580  |
| Overall Length             | D        | 1.980    | -      | 2.095 |
| Tip to Seating Plane       | L        | .115     | -      | .200  |
| Lead Thickness             | С        | .008     | -      | .015  |
| Upper Lead Width           | b1       | .030     |        | .070  |
| Lower Lead Width           | b        | .014     | 1      | .023  |
| Overall Row Spacing §      | eВ       | -        | -      | .700  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic.
- 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-016B

# ATmega4809 - 40-pin

**Package Drawings** 

| Table 8-1. Device and Package Maximum Weight | <b>Table 8-1.</b> | Device | and | <b>Package</b> | <b>Maximum</b> | Weight |
|----------------------------------------------|-------------------|--------|-----|----------------|----------------|--------|
|----------------------------------------------|-------------------|--------|-----|----------------|----------------|--------|

# **Table 8-2. Package Characteristics**

| Moisture Sensitivity Level | N/A |
|----------------------------|-----|
|----------------------------|-----|

#### Table 8-3. Package Reference

| JEDEC Drawing Reference | N/A |
|-------------------------|-----|
| J-STD-609 Material Code | e3  |

# Table 8-4. Package Code

S2X

# 9. Conventions

# 9.1 Memory Size and Type

# Table 9-1. Memory Size and Bit Rate

| Symbol   | Description                                 |
|----------|---------------------------------------------|
| KB       | kilobyte (2 <sup>10</sup> = 1024)           |
| MB       | megabyte (2 <sup>20</sup> = 1024*1024)      |
| GB       | gigabyte (2 <sup>30</sup> = 1024*1024*1024) |
| b        | bit (binary '0' or '1')                     |
| В        | byte (8 bits)                               |
| 1 kbit/s | 1,000 bit/s rate (not 1,024 bit/s)          |
| 1 Mbit/s | 1,000,000 bit/s rate                        |
| 1 Gbit/s | 1,000,000,000 bit/s rate                    |
| word     | 16-bit                                      |

# 9.2 Frequency and Time

# Table 9-2. Frequency and Time

| Symbol | Description                                          |
|--------|------------------------------------------------------|
| kHz    | $1 \text{ kHz} = 10^3 \text{ Hz} = 1,000 \text{ Hz}$ |
| KHz    | 1 KHz = 1,024 Hz, 32 KHz = 32,768 Hz                 |
| MHz    | 1 MHz = 10 <sup>6</sup> Hz = 1,000,000 Hz            |
| GHz    | 1 GHz = 10 <sup>9</sup> Hz = 1,000,000,000 Hz        |
| ms     | 1 ms = $10^{-3}$ s = 0.001s                          |
| μs     | 1 μs = 10 <sup>-6</sup> s = 0.000001s                |
| ns     | 1 ns = 10 <sup>-9</sup> s = 0.000000001s             |

# 10. Data Sheet Revision History

**Note:** The data sheet revision is independent of the die revision and the device variant (last letter of the ordering number).

#### 10.1 Rev. A - 03/2019

Initial release.

# The Microchip Web Site

Microchip provides online support via our web site at <a href="http://www.microchip.com/">http://www.microchip.com/</a>. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

# **Customer Change Notification Service**

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at <a href="http://www.microchip.com/">http://www.microchip.com/</a>. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

# **Customer Support**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- · Local Sales Office
- Field Application Engineer (FAE)
- Technical Support

Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://www.microchip.com/support

© 2019 Microchip Technology Inc. Datasheet Preliminary DS40002104A-page 74

# **Product Identification System**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.



**Note:** Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes. Check with your Microchip Sales Office for package availability with the Tape and Reel option.

# **Microchip Devices Code Protection Feature**

Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

# **Legal Notice**

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting

© 2019 Microchip Technology Inc. Datasheet Preliminary DS40002104A-page 75

from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2019, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-5224-4333-9

# **Quality Management System Certified by DNV**

#### ISO/TS 16949

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

© 2019 Microchip Technology Inc. Datasheet Preliminary DS40002104A-page 76



# **Worldwide Sales and Service**

| AMERICAS                  | ASIA/PACIFIC          | ASIA/PACIFIC            | EUROPE                |
|---------------------------|-----------------------|-------------------------|-----------------------|
| Corporate Office          | Australia - Sydney    | India - Bangalore       | Austria - Wels        |
| 2355 West Chandler Blvd.  | Tel: 61-2-9868-6733   | Tel: 91-80-3090-4444    | Tel: 43-7242-2244-39  |
| Chandler, AZ 85224-6199   | China - Beijing       | India - New Delhi       | Fax: 43-7242-2244-393 |
| Tel: 480-792-7200         | Tel: 86-10-8569-7000  | Tel: 91-11-4160-8631    | Denmark - Copenhagen  |
| Fax: 480-792-7277         | China - Chengdu       | India - Pune            | Tel: 45-4450-2828     |
| echnical Support:         | Tel: 86-28-8665-5511  | Tel: 91-20-4121-0141    | Fax: 45-4485-2829     |
| nttp://www.microchip.com/ | China - Chongqing     | Japan - Osaka           | Finland - Espoo       |
| support                   | Tel: 86-23-8980-9588  | Tel: 81-6-6152-7160     | Tel: 358-9-4520-820   |
| Veb Address:              | China - Dongguan      | Japan - Tokyo           | France - Paris        |
| www.microchip.com         | Tel: 86-769-8702-9880 | Tel: 81-3-6880- 3770    | Tel: 33-1-69-53-63-20 |
| Atlanta                   | China - Guangzhou     | Korea - Daegu           | Fax: 33-1-69-30-90-79 |
| Ouluth, GA                | Tel: 86-20-8755-8029  | Tel: 82-53-744-4301     | Germany - Garching    |
| el: 678-957-9614          | China - Hangzhou      | Korea - Seoul           | Tel: 49-8931-9700     |
| ax: 678-957-1455          | Tel: 86-571-8792-8115 | Tel: 82-2-554-7200      | Germany - Haan        |
| ustin, TX                 | China - Hong Kong SAR | Malaysia - Kuala Lumpur | Tel: 49-2129-3766400  |
| el: 512-257-3370          | Tel: 852-2943-5100    | Tel: 60-3-7651-7906     | Germany - Heilbronn   |
| Soston                    | China - Nanjing       | Malaysia - Penang       | Tel: 49-7131-67-3636  |
| Vestborough, MA           | Tel: 86-25-8473-2460  | Tel: 60-4-227-8870      | Germany - Karlsruhe   |
| el: 774-760-0087          | China - Qingdao       | Philippines - Manila    | Tel: 49-721-625370    |
| ax: 774-760-0088          | Tel: 86-532-8502-7355 | Tel: 63-2-634-9065      | Germany - Munich      |
| Chicago                   | China - Shanghai      | Singapore               | Tel: 49-89-627-144-0  |
| asca, IL                  | Tel: 86-21-3326-8000  | Tel: 65-6334-8870       | Fax: 49-89-627-144-44 |
| el: 630-285-0071          | China - Shenyang      | Taiwan - Hsin Chu       | Germany - Rosenheim   |
| ax: 630-285-0075          | Tel: 86-24-2334-2829  | Tel: 886-3-577-8366     | Tel: 49-8031-354-560  |
| allas                     | China - Shenzhen      | Taiwan - Kaohsiung      | Israel - Ra'anana     |
| ddison, TX                | Tel: 86-755-8864-2200 | Tel: 886-7-213-7830     | Tel: 972-9-744-7705   |
| el: 972-818-7423          | China - Suzhou        | Taiwan - Taipei         | Italy - Milan         |
| ax: 972-818-2924          | Tel: 86-186-6233-1526 | Tel: 886-2-2508-8600    | Tel: 39-0331-742611   |
| etroit                    | China - Wuhan         | Thailand - Bangkok      | Fax: 39-0331-466781   |
| lovi, MI                  | Tel: 86-27-5980-5300  | Tel: 66-2-694-1351      | Italy - Padova        |
| el: 248-848-4000          | China - Xian          | Vietnam - Ho Chi Minh   | Tel: 39-049-7625286   |
| louston, TX               | Tel: 86-29-8833-7252  | Tel: 84-28-5448-2100    | Netherlands - Drunen  |
| el: 281-894-5983          | China - Xiamen        |                         | Tel: 31-416-690399    |
| ndianapolis               | Tel: 86-592-2388138   |                         | Fax: 31-416-690340    |
| loblesville, IN           | China - Zhuhai        |                         | Norway - Trondheim    |
| el: 317-773-8323          | Tel: 86-756-3210040   |                         | Tel: 47-72884388      |
| ax: 317-773-5453          |                       |                         | Poland - Warsaw       |
| el: 317-536-2380          |                       |                         | Tel: 48-22-3325737    |
| os Angeles                |                       |                         | Romania - Bucharest   |
| Mission Viejo, CA         |                       |                         | Tel: 40-21-407-87-50  |
| el: 949-462-9523          |                       |                         | Spain - Madrid        |
| ax: 949-462-9608          |                       |                         | Tel: 34-91-708-08-90  |
| el: 951-273-7800          |                       |                         | Fax: 34-91-708-08-91  |
| taleigh, NC               |                       |                         | Sweden - Gothenberg   |
| el: 919-844-7510          |                       |                         | Tel: 46-31-704-60-40  |
| ew York, NY               |                       |                         | Sweden - Stockholm    |
| el: 631-435-6000          |                       |                         | Tel: 46-8-5090-4654   |
| an Jose, CA               |                       |                         | UK - Wokingham        |
| el: 408-735-9110          |                       |                         | Tel: 44-118-921-5800  |
| el: 408-436-4270          |                       |                         | Fax: 44-118-921-5820  |
| anada - Toronto           |                       |                         |                       |
| el: 905-695-1980          |                       |                         |                       |
| ax: 905-695-2078          |                       |                         |                       |