

# **Spartan-II/Spartan-IIE Family OTP Configuration PROMs (XC17S00A)**

DS078 (v1.10) June 25, 2007

**Product Specification** 

#### **Features**

- Configuration one-time programmable (OTP) read-only memory designed to store configuration bitstreams for Spartan™-II/Spartan-IIE FPGA devices
- Simple interface to the Spartan device
- Programmable reset polarity (active High or active Low)
- Low-power CMOS floating gate process
- 3.3V PROM

- Available in compact plastic 8-pin DIP, 8-pin VOIC, 20-pin SOIC, or 44-pin VQFP packages
- Programming support by leading programmer manufacturers
- Design support using the Xilinx Alliance and Foundation™ series software packages
- Guaranteed 20-year life data retention
- Pb-free (RoHS-compliant) packaging available

#### Introduction

The XC17S00A family of PROMs provide an easy-to-use, cost-effective method for storing Spartan-II/Spartan-IIE device configuration bitstreams.

When the Spartan device is in Master Serial mode, it generates a configuration clock that drives the Spartan PROM. A short access time after the rising clock edge, data appears on the PROM DATA output pin that is connected to the Spartan device  $D_{\text{IN}}$  pin. The Spartan device generates

the appropriate number of clock pulses to complete the configuration. Once configured, it disables the PROM. When a Spartan device is in Slave Serial mode, the PROM and the Spartan device must both be clocked by an incoming signal.

For device programming, either the Xilinx Alliance or the Spartan device design file into a standard HEX format which is then transferred to most commercial PROM programmers.

| Spartan-II/IIE FPGA     | Configuration Bits | Compatible Spartan-II/IIE PROM |
|-------------------------|--------------------|--------------------------------|
| XC2S15                  | 197,696            | XC17S15A                       |
| XC2S30                  | 336,768            | XC17S30A                       |
| XC2S50                  | 559,200            | XC17S50A                       |
| XC2S100                 | 781,216            | XC17S100A                      |
| XC2S150                 | 1,040,096          | XC17S150A                      |
| XC2S200                 | 1,335,840          | XC17S200A                      |
| XC2S50E                 | 630,048            | XC17S50A                       |
| XC2S100E                | 863,840            | XC17S100A                      |
| XC2S150E <sup>(1)</sup> | 1,134,496          | XC17S200A                      |
| XC2S200E                | 1,442,016          | XC17S200A                      |
| XC2S300E                | 1,875,648          | XC17S300A                      |
| XC2S400E                | 2,693,440          | XC17V04 <sup>(2)</sup>         |
| XC2S600E                | 3,961,632          | XC17V04 <sup>(2)</sup>         |

#### Notes:

- 1. Due to the higher configuration bit requirements of the XC2S150E device, an XC17S200A PROM is required to configure this FPGA.
- 2. See XC17V00 series configuration PROMs data sheet at: http://direct.xilinx.com/bvdocs/publications/ds073.pdf

© 2000-2002, 2005, 2007 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at <a href="http://www.xilinx.com/legal.htm">http://www.xilinx.com/legal.htm</a>.

PowerPC is a trademark of IBM, Inc. All other trademarks are the property of their respective owners. All specifications are subject to change without notice.



#### **Pin Description**

Pins not listed are no connects.

| Pin Name               | 8-pin<br>PDIP<br>(PD8/PDG8)<br>and<br>VOIC/TSOP<br>(VO8/VOG8) | 20-pin<br>SOIC<br>(SO20) | 44-pin<br>VQFP<br>(VQ44) | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------------------|---------------------------------------------------------------|--------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DATA                   | 1                                                             | 1                        | 40                       | Data output, High-Z state when either $\overline{CE}$ or $\overline{OE}$ are inactive. During programming, the DATA pin is I/O. Note that $\overline{OE}$ can be programmed to be either active High or active Low.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| CLK                    | 2                                                             | 3                        | 43                       | Each rising edge on the <u>CL</u> K input increments the internal address counter, if both CE and OE are active.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| RESET/OE<br>(OE/RESET) | 3                                                             | 8                        | 13                       | <ul> <li>When High, this input holds the address counter reset and puts the DATA output in a high-impedance state. The polarity of this input pin is programmable as either RESET/OE or OE/RESET. To avoid confusion, this document describes the pin as RESET/OE, although the opposite polarity is possible on all devices. When RESET is active, the address counter is held at zero, and the DATA output is in a high-impedance state. The polarity of this input is programmable. The default is active-High RESET, but the preferred option is active Low RESET, because it can be connected to the FPGAs INIT pin and a pull-up resistor.</li> <li>The polarity of this pin is controlled in the programmer interface. This input pin is easily inverted using the Xilinx HW-130 programmer software. Third-party programmers have different methods to invert this pin.</li> </ul> |
| CE                     | 4                                                             | 10                       | 15                       | When High, this pin resets the internal address counter, puts the DATA output in a high-impedance state, and forces the device into low-I <sub>CC</sub> standby mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| GND                    | 5                                                             | 11                       | 18, 41                   | GND is the ground connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| V <sub>CC</sub>        | 7, 8                                                          | 18, 20                   | 38, 35                   | The V <sub>CC</sub> pins are to be connected to the positive voltage supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

## **Pinout Diagrams**









#### **Controlling PROMs**

- Connecting the Spartan device with the PROM:
- The DATA output of the PROM drives the D<sub>IN</sub> input of the lead Spartan device.
- The Master Spartan device CCLK output drives the CLK input of the PROM.
- The RESET/OE input of the PROM is connected to the INIT pin of the Spartan device and a pull-up resistor. This connection assures that the PROM address counter is reset before the start of any (re)configuration, even when a reconfiguration is initiated by a V<sub>CC</sub> glitch.
- The CE input of the PROM is connected to the DONE pin of the Spartan device and a pull-up resistor. CE can also be permanently tied Low, but this keeps the DATA output active and causes an unnecessary supply current of 10 mA maximum.

#### **FPGA Master Serial Mode Summary**

The I/O and logic functions of the Configurable Logic Block (CLB) and their associated interconnections are established by a configuration program. The program is loaded either automatically upon power up, or on command, depending on the state of the Spartan device mode pins. In Master Serial mode, the Spartan device automatically loads the

configuration program from an external memory. The XC17S00A PROM has been designed for compatibility with the Master Serial mode.

Upon power-up or reconfiguration, the Spartan device enters the Master Serial mode when the mode pins are set to Master Serial mode. Data is read from the PROM sequentially on a single data line. Synchronization is provided by the rising edge of the temporary signal CCLK, which is generated during configuration.

Master Serial mode provides a simple configuration interface (Figure 1). Only a serial data line, two control lines, and a clock line are required to configure the Spartan device. Data from the PROM is read sequentially, accessed via the internal address and bit counters which are incremented on every valid rising edge of CCLK.

If the user-programmable, dual-function  $D_{\rm IN}$  pin on the Spartan device is used only for configuration, it must still be held at a defined level during normal operation. The Spartan-II/Spartan-IIE family takes care of this automatically with an on-chip pull-up/down resistor or keeper circuit.

The one-time-programmable XC17S00A PROM in Figure 1, page 3 supports automatic loading of configuration programs. An early DONE inhibits the PROM data output one CCLK cycle before the Spartan FPGA I/Os become active.



#### Notes

1. If the DriveDone configuration option is not active, pull up DONE with a 3.3 k $\Omega$  resistor.

DS078\_01\_061107

Figure 1: XC17S00A PROM Connections to FPGA in Master Serial Mode



### **Standby Mode**

The PROM enters a low-power standby mode whenever  $\overline{\text{CE}}$  is asserted High. The output remains in a high-impedance state regardless of the state of the  $\overline{\text{OE}}$  input.

## Programming Spartan-II/Spartan-IIE Family PROMs

The devices can be programmed on programmers supplied by Xilinx or qualified third-party vendors. The user must ensure that the appropriate programming algorithm and the latest version of the programmer software are used. The wrong choice can permanently damage the device.



Figure 2: Simplified Block Diagram (does not show programming circuit)

*Caution!* Always tie the two V<sub>CC</sub> pins together.

Table 1: Truth Table for XC17S00A Control Inputs

| Control Inputs       |      | Internal Address <sup>(2)</sup>                          | Outputs          |                   |  |
|----------------------|------|----------------------------------------------------------|------------------|-------------------|--|
| RESET <sup>(1)</sup> | CE   | internal Address.                                        | DATA             | Icc               |  |
| Inactive             | Low  | If address ≤ TC: increment If address > TC: don't change | Active<br>High-Z | Active<br>Reduced |  |
| Active               | Low  | Held reset                                               | High-Z           | Active            |  |
| Inactive             | High | Not changing                                             | High-Z           | Standby           |  |
| Active               | High | Held reset                                               | High-Z           | Standby           |  |

#### Notes:

- 1. The XC17S00A RESET input has programmable polarity
- 2. TC = Terminal Count = highest address value. TC + 1 = address 0.



## XC17S15A, XC17S30A, XC17S50A, XC17S100A, XC17S150A, XC17S200A, and XC17S300A

### **Absolute Maximum Ratings**(1)

| Symbol           | Description                       | Value                        | Units |
|------------------|-----------------------------------|------------------------------|-------|
| V <sub>CC</sub>  | Supply voltage relative to GND    | -0.5 to +4.0                 | V     |
| V <sub>IN</sub>  | Input voltage with respect to GND | -0.5 to V <sub>CC</sub> +0.5 | V     |
| V <sub>TS</sub>  | Voltage applied to High-Z output  | -0.5 to V <sub>CC</sub> +0.5 | V     |
| T <sub>STG</sub> | Storage temperature (ambient)     | -65 to +150                  | °C    |

#### Notes:

#### Operating Conditions<sup>(1)</sup>

| Symbol           | Description |                                                                                          | Min | Max | Units |
|------------------|-------------|------------------------------------------------------------------------------------------|-----|-----|-------|
| V                | Commercial  | Supply voltage relative to GND ( $T_A = 0^{\circ} C$ to $+70^{\circ} C$ )                | 3.0 | 3.6 | V     |
| V <sub>CC</sub>  | Industrial  | Supply voltage relative to GND ( $T_A = -40^{\circ} \text{C to } +85^{\circ} \text{C}$ ) | 3.0 | 3.6 | V     |
| T <sub>VCC</sub> |             | V <sub>CC</sub> rise time from 0V to nominal voltage                                     | 1.0 | 50  | ms    |

#### Notes:

- 1. During normal read operation, both  $V_{\mbox{\footnotesize{CC}}}$  pins must be connected together.
- At power-up, the device requires the V<sub>CC</sub> power supply to monotonically rise from 0V to nominal voltage within the specified V<sub>CC</sub> rise time.
  If the power supply cannot meet this requirement, then the device may not perform a power-on-reset properly.

## **DC Characteristics Over Operating Condition**

| Symbol           | Description                                                  | Min | Max             | Units |
|------------------|--------------------------------------------------------------|-----|-----------------|-------|
| V <sub>IH</sub>  | High-level input voltage                                     | 2.0 | V <sub>CC</sub> | V     |
| V <sub>IL</sub>  | Low-level input voltage                                      | 0   | 0.8             | V     |
| V <sub>OH</sub>  | High-level output voltage (I <sub>OH</sub> = −3 mA)          | 2.4 | -               | V     |
| V <sub>OL</sub>  | Low-level output voltage (I <sub>OL</sub> = +3 mA)           | -   | 0.4             | V     |
| I <sub>CCA</sub> | Supply current, active mode (at maximum frequency)           | -   | 15              | mA    |
| I <sub>CCS</sub> | Supply current, standby mode                                 |     | 1               | mA    |
| ΙL               | Input or output leakage current                              |     | 10              | μΑ    |
| C <sub>IN</sub>  | Input Capacitance (V <sub>IN</sub> = GND, f = 1.0 MHz)       | -   | 10              | pF    |
| C <sub>OUT</sub> | Output Capacitance (V <sub>IN</sub> = GND, f = 1.0 MHz) – 10 |     | pF              |       |

Stresses beyond those listed under Absolute Maximum Ratings might cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those listed under Operating Conditions is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods of time might affect device reliability.



## **AC Characteristics Over Operating Condition**(1)



| Symbol           | Description                                         |   | Max | Units |
|------------------|-----------------------------------------------------|---|-----|-------|
| T <sub>OE</sub>  | RESET/OE to Data Delay                              | - | 45  | ns    |
| T <sub>CE</sub>  | CE to Data Delay                                    | _ | 60  | ns    |
| T <sub>CAC</sub> | CLK to Data Delay                                   | _ | 80  | ns    |
| T <sub>OH</sub>  | Data Hold From CE, RESET/OE, or CLK(2)              | 0 | -   | ns    |
| T <sub>DF</sub>  | CE or RESET/OE to Data Float Delay <sup>(2,3)</sup> |   | 50  | ns    |
| T <sub>CYC</sub> | Clock Periods                                       |   | -   | ns    |
| T <sub>LC</sub>  | CLK Low Time <sup>(2)</sup>                         |   | -   | ns    |
| T <sub>HC</sub>  | CLK High Time <sup>(2)</sup>                        |   | -   | ns    |
| T <sub>SCE</sub> | TE Setup Time to CLK (to guarantee proper counting) |   | _   | ns    |
| T <sub>HCE</sub> | CE Hold Time to CLK (to guarantee proper counting)  |   | -   | ns    |
| T <sub>HOE</sub> | RESET/OE Hold Time (guarantees counters are reset)  |   | -   | ns    |
| T <sub>CEH</sub> | CE High time (guarantees counters are reset) 20     |   | _   | ns    |

#### Notes:

- AC test load = 50 pF 1.
- Guaranteed by design, not tested.
- Float delays are measured with 5 pF AC loads. Transition is measured at ±200 mV from steady state active levels. 3.
- All AC parameters are measured with  $V_{IL}$  = 0.0V and  $V_{IH}$  = 3.0V. 4.
- 5.
- If  $T_{CEH}$  High < 2 $\mu$ s,  $T_{CE}$  = 2  $\mu$ s. If  $T_{HOE}$  High < 2 $\mu$ s,  $T_{CE}$  = 2  $\mu$ s.



## **Ordering Information**



## 3.3V Valid Ordering Combinations

| XC17S15APD8C  | XC17S50APD8C   | XC17S150APD8C  |
|---------------|----------------|----------------|
| XC17S15AVO8C  | XC17S50APDG8C  | XC17S150AVO8C  |
| XC17S15AVOG8C | XC17S50AVO8C   | XC17S150ASO20C |
| XC17S15ASO20C | XC17S50AVOG8C  | XC17S150APD8I  |
| XC17S15APD8I  | XC17S50ASO20C  | XC17S150AVO8I  |
| XC17S15AVO8I  | XC17S50APD8I   | XC17S150ASO20I |
| XC17S15ASO20I | XC17S50AVO8I   |                |
|               | XC17S50ASO20I  |                |
| XC17S30APD8C  | XC17S100APD8C  | XC17S200APD8C  |
| XC17S30AVO8C  | XC17S100AVO8C  | XC17S200APDG8C |
| XC17S30ASO20C | XC17S100AVOG8C | XC17S200AVO8C  |
| XC17S30APD8I  | XC17S100ASO20C | XC17S200AVOG8C |
| XC17S30AVO8I  | XC17S100APD8I  | XC17S200APD8I  |
| XC17S30ASO20I | XC17S100AVO8I  | XC17S200APDG8I |
|               | XC17S100ASO20I | XC17S200AVO8I  |
|               |                | XC17S200AVOG8I |
|               |                | XC17S200AVQ44C |
|               |                | XC17S200AVQ44I |
|               |                | XC17S300AVQ44C |
|               |                | XC17S300AVQ44I |
|               |                | 1              |



### **Marking Information**

Due to the small size of the PROM package, the complete ordering part number cannot be marked on the package. The XC prefix is deleted and the package code is simplified. Device marking is as follows.



#### **Revision History**

The following table shows the revision history for this document.

| Date     | Revision | Revision                                                                                                                                                                                                                                                    |  |
|----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 09/14/00 | 1.0      | Initial Xilinx release.                                                                                                                                                                                                                                     |  |
| 11/13/00 | 1.1      | Updated configuration bits.                                                                                                                                                                                                                                 |  |
| 04/07/01 | 1.2      | Added to features: "Guaranteed 20 year life data retention", removed "Programming the FPGA with counters" and related text.                                                                                                                                 |  |
| 06/20/01 | 1.3      | Revised Figure 1 resistor values to match Spartan-II data sheet.                                                                                                                                                                                            |  |
| 10/09/01 | 1.4      | Added note for unlisted pins, changed $I_{CCA}$ and $I_{CCS}$ , and added power-on supply requirements and note regarding power-on reset.                                                                                                                   |  |
| 11/15/01 | 1.5      | Updated for Spartan-IIE FPGA family.                                                                                                                                                                                                                        |  |
| 06/25/02 | 1.6      | Changed Table 1, page 4.                                                                                                                                                                                                                                    |  |
| 10/15/02 | 1.7      | Changed Table 1, page 4. Added "Pinout Diagrams," page 2.                                                                                                                                                                                                   |  |
| 11/18/02 | 1.8      | dded XC2S400E and XC2S600E to Compatible FPGAS table. Modified document title.                                                                                                                                                                              |  |
| 06/24/05 | 1.9      | Added Pb-free information to the "Pinout Diagrams", "Ordering Information", "3.3V Valid Ordering Combinations", and "Marking Information" figures. Removed T <sub>SOL</sub> from the "Absolute Maximum Ratings(1)" table.                                   |  |
| 06/25/07 | 1.10     | <ul> <li>Updated format.</li> <li>Added Pb-free (RoHS-compliant) packaging.</li> <li>Timing diagram removed from Figure 1, page 3.</li> <li>Part Numbers XC17S200APDG8I, and XC17S200AVOG8I added to "3.3V Valid Ordering Combinations," page 7.</li> </ul> |  |