# Page List

| 1 uzc Lisi |                      |  |  |  |  |  |
|------------|----------------------|--|--|--|--|--|
| Page       | Content              |  |  |  |  |  |
| 1          | COVER PAGE           |  |  |  |  |  |
| 2          | ZYNQ BANK 0          |  |  |  |  |  |
| 3          | ZYNQ BANK 500        |  |  |  |  |  |
| 4          | ZYNQ BANK 501        |  |  |  |  |  |
| 5          | GIGE PORT            |  |  |  |  |  |
| 6          | USB PORTS            |  |  |  |  |  |
| 7          | ZYNQ BANK 502        |  |  |  |  |  |
| 8          | DDR3-256Mx32         |  |  |  |  |  |
| 9          | PL BANK 34 & 35      |  |  |  |  |  |
| 10         | ZYNQ PWR & GND       |  |  |  |  |  |
| 11         | DSP PROCESSOR 1-OF-3 |  |  |  |  |  |
| 12         | DSP PROCESSOR 2-OF-3 |  |  |  |  |  |
| 13         | DSP PROCESSOR 3-OF-3 |  |  |  |  |  |
| 14         | DSP eLINK CONNECTORS |  |  |  |  |  |
| 15         | HDMI INTERFACE       |  |  |  |  |  |
| 16         | POWER MANAGEMENT     |  |  |  |  |  |
| 17         | RESET GENERATION     |  |  |  |  |  |

This work is licensed under Creative Commons Attribution-Share Alike 3.0 Unprotected License. To view a copy of this license, visit http://creativecommons.org/licenses/by-sa/3.0/ or send a letter to Creative Commons, 171 Second Street, Suite 300, San Francisco, California, 94105, USA.

This schematic is \*NOT SUPPORTED\* and DOES NOT constitute a reference design. Only \*community\* support is allowed via resources at forums.parallella.org.

THERE IS NO WARRANTY FOR THIS DESIGN, TO THE EXTENT PERMITTED BY APPLICABLE LAW. EXCEPT WHEN OTHERWISE STATED IN WRITING THE COPYRIGHT HOLDERS AND/OR OTHER PARTIES PROVIDE THE DESIGN \*AS IS\* WITHOUT WARRANTY OF ANY KIND, EITHER EXPRESSED OR IMPLIED, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. THE ENTIRE RISK AS TO THE QUALITY OF PERFORMANCE OF THE DESIGN IS WITH YOU. SHOULD THE DESIGN PROVE DEFECTIVE, YOU ASSUME THE COST OF ALL NECESSARY SERVICING, REPAIR OR CORRECTION.

|           | Adapteva, Inc.  |  |   |     |
|-----------|-----------------|--|---|-----|
| Title     | parallella_gen1 |  |   |     |
| Size<br>C | Document Number |  | F | Rev |

## **ZYNQ BANK0**



## PROGRAMMABLE CLOCK GENERATOR



|       | Adapteva                   | a, Inc. |   |      |    |    |
|-------|----------------------------|---------|---|------|----|----|
| Title |                            |         |   |      |    |    |
|       | parallella                 | _gen1   |   |      |    |    |
| Size  | Document Number            |         |   |      |    | Re |
| С     |                            |         |   |      |    |    |
|       |                            |         |   |      |    |    |
| Date: | Thursday, January 02, 2014 | Sheet   | _ | - of | 17 |    |









**ZYNQ BANK 502** U2D XC7Z020-1CLG400C DDR\_A[14:0] 8 DDR\_DQ[31:0] BANK 502 DDR\_ODT DDR\_CS\_L PS\_DDR\_WE\_B M5 DDR3 WE L R322 WW 33 DDR\_WE\_L DDR\_CAS\_L 8 PS\_DDR\_RAS\_B P4 DDR3\_RAS\_L R324 WM 33 DDR\_RAS\_L 8 W5 PS\_DDR\_DQS\_P3 PS\_DDR\_DQS\_N3 R2 PS\_DDR\_DQS\_P2 PS\_DDR\_DQS\_N2 G2 F2 PS\_DDR\_DQS\_P1 PS\_DDR\_DQS\_N1 PS\_DDR\_DM3 PS\_DDR\_DM2 PS\_DDR\_DM1 PS\_DDR\_DM0 C2 PS\_DDR\_DQS\_P0 PS\_DDR\_DQS\_N0 8 DDR\_DQS\_P0 DDR\_DQS\_N0 PS\_DDR\_DRST\_B B4 DDR\_RST\_L 8 R111<sub>MM</sub>4.75K 1P35V 1P35V C72 C73 C74 C75 C76 C77 C78 C79 C80 C81

4.7UF 4.7UF 0.47UF 0.47UF 0.47UF 0.47UF 0.47UF 0.47UF 0.47UF C70 C71 100uF 6.3V 6.3V PS\_DDR\_VRN PS\_DDR\_VRP G5 H5 PS\_DDR\_VREF0 P6
PS\_DDR\_VREF1 C82 C83 R67 1K Adapteva, Inc. parallella\_gen1 Thursday, January 02, 2014 Sheet

DDR3 - 256M X 32 DDR\_DQ[31:0] U20 MT41K256M32SLD-125:E DDR\_A[14:0] DQ0 A4 DQ1 C2 DQ2 B4 DQ3 E2 DQ4 E4 DQ5 F2 DQ6 F4 DQ16 DQ17 DQ18 DQ19 DQ19 DQ20 DQ21 DQ22 DQ23 DDR3\_256MX32 H3 ODT DDR\_ODT \_\_\_ H4<sub>CS\_L</sub> DDR\_CS\_L G4 RAS\_L DDR\_RAS\_L DQ24 M4 DQ25 N2 DQ26 N4 DQ27 R2 DQ28 T2 DQ30 DQ31 U4 G3<sub>C</sub> CAS\_L DDR\_CAS\_L DDR\_WE\_L 1P35V P10 DQS2 DQS2\_L \_\_\_\_\_C95 \_\_\_\_\_C96 \_\_\_\_\_0.1UF VREFDQ J1 P3 DQS3 DQS3\_L 1P35V C97 4.7UF VDD1 A12 VDD2 G1 VDD3 G12 VDD4 L1 VDD5 L12 VDD6 U1 VDD7 VDD8 C98 4.7UF C99 4.7UF C100 0.47UF VDD8 81
VDD01 812
VDD02 812
VDD03 612
VDD04 D2
VDD06 D31
VDD06 E30
VDD07 E10
VDD011 M3
VDD011 M3
VDD011 M10
VDD012 N3
VDD014 P11
VDD014 P11
VDD016 E30
VDD017 R12
VDD017 R12
VDD018 T1
VDD018 T1
VDD018 T1
VDD018 T1
VDD019 T1 C101 0.47UF C102 0.47UF C103 0.47UF DDR\_RST\_L RESET\_L C104 0.047UF C105 0.047UF C106 0.047UF C107 0.047UF C108 0.047UF C109 0.047UF C110 0.047UF C111 0.047UF C112 0.047UF VSSQ1 VSSQ1 VSSQ1 VSSQ2 VSSQ3 VSSQ3 VSSQ3 VSSQ1 C113 0.047UF Adapteva, Inc. parallella\_gen1

**BANKS 34 & 35** Enable 100-ohm internal termination on all LVDS inputs HDMI\_D[23:8] U2F U2G XC7Z020-1CLG400C XC7Z020-1CLG400C BANK 34 VDD\_GPIO BANK 35 R19 IO\_0\_34 R20 <sub>WM</sub> 4.75K IO 25 34 IO\_25\_34 J15 IO\_L13P\_T2\_MRCC\_34 N18 GPIO11\_P IO\_L1P\_T0\_34 PS\_I2C\_SCL 11 RXI\_EA\_DATA1\_P RXI\_CCLK\_P 13 IO\_L13N\_T2\_MRCC\_34 P19 GPIO11\_N IO\_L1N\_T0\_34 11 RXI\_EA\_DATA1\_N \_\_\_\_ RXI\_CCLK\_N 13 T12 IO\_L2P\_T0\_34 GPIO10\_P PROG\_IO 11 RXI\_EA\_DATA0\_P RXO\_EA\_WR\_WAIT\_P U12 IO\_L2N\_T0\_34 GPIO10\_N — 11 RXI\_EA\_DATA0\_N RXO\_EA\_WR\_WAIT\_N IO\_L3P\_T0\_DQS\_PUDC\_B\_34 IO\_L15P\_T2\_DQS\_34 11 RXI\_EA\_DATA4\_P RXI\_EA\_DATA5\_P11 IO\_L3N\_T0\_DQS\_34 IO\_L15N\_T2\_DQS\_34 11 RXI\_EA\_DATA4\_N IO\_L3N\_T0\_DQS\_AD1N<u>I</u>05L15N\_T2\_DQS\_AD12N\_35 RXI\_EA\_DATA5\_N<sub>11</sub> V12 IO\_L4P\_T0\_34 GPIO9\_P — IO L16P T2 34 D19 IO\_L4P\_T0\_35 IO\_L16P\_T2\_35 G17 RXI\_EA\_DATA6\_P11 11 RXI\_EA\_DATA2\_P W13 IO\_L4N\_T0\_34 GPIO9\_N — IO\_L16N\_T2\_34 11 RXI\_EA\_DATA2\_N IO\_L16N\_T2\_35 G18 IO\_L4N\_T0\_35 T14 IO\_L5P\_T0\_34 GPIO5\_P — IO\_L17P\_T2\_34 11 RXI\_EA\_DATA3\_P IO\_L5P\_T0\_AD9P\_35 IO\_L17P\_T2\_AD5P\_35 J20 TXO\_EA\_FRAME\_1P T15 IO\_L5N\_T0\_34 IO\_L17N\_T2\_34 IO\_L17N\_T2\_AD5N\_35 H20 IO L5N T0 AD9N 35 TXO\_EA\_FRAME\_1\(\frac{1}{2}\) P14 IO\_L6P\_T0\_34 15 11 RXI\_EA\_LCLK\_P GPIO4\_P — IO\_L18P\_T2\_34 GPIO1\_P IO\_L18P\_T2\_AD13P\_35 G19 RXI\_EA\_DATA7\_P11 IO L6P T0 35 R14 IO\_L6N\_T0\_VREF\_34 IO\_L18N\_T2\_34 W16 GPIO1\_N 11 RXI\_EA\_LCLK\_N \_\_\_\_ RXI\_EA\_DATA7\_N<sub>11</sub> IO\_L18N\_T2\_AD13N\_35 G20 IO\_L6N\_T0\_VREF\_35 Y16 IO\_L7P\_T1\_34 IO\_L19P\_T3\_34 R16 SPDIF \_\_\_ TURBO\_MODE 16,17 M19 IO\_L7P\_T1\_AD2P\_35 IO\_L19P\_T3\_35 H15 RXI\_EA\_FRAME\_19 Y17 IO\_L7N\_T1\_34 HDMI\_DE \_\_\_ HDMI\_CLK 15 M20 IO\_L7N\_T1\_AD2N\_35 RXI\_EA\_FRAME\_N W14 IO\_L8P\_T1\_34 HDMI\_HSYNC 15 GPIO7\_P — TXI\_EA\_RD\_WAIT1\_P Y14 IO\_L8N\_T1\_34 GPIO7\_N — GPIO0\_P — HDMI\_VSYNC 15 L19 IO\_L9P\_T1\_DQS\_AD3P\_I66\_L21P\_T3\_DQS\_AD14P\_35 N15 IO\_L21N\_T3\_DQS\_34 V18 HDMI\_D10 11 TXO\_EA\_DATA4\_P U17 | IO\_L9N\_T1\_DQS\_34 GPIO0\_N — L20 IO\_L9N\_T1\_DQS\_AD3N<u>I</u>95L21N\_T3\_DQS\_AD14N\_35 N16 11TXO\_EA\_DATA4\_N IO\_L22P\_T3\_34 W18 HDMI\_D9 V15 IO\_L10P\_T1\_34 VDD\_GPIO IO\_L22P\_T3\_AD7P\_35 11 TXO\_EA\_DATAO\_P W15 IO\_L10N\_T1\_34 IO\_L22N\_T3\_34 W19 R18 4.75K IO\_L22N\_T3\_AD7N\_35 11TXO\_EA\_DATAO\_N TXO\_EA\_DATA1\_1N U14 IO\_L11P\_T1\_SRCC\_34 GPIO6\_P — IO\_L23P\_T3\_34 IO\_L23P\_T3\_35 M14 TXO\_EA\_DATA3\_P1 11 TXO EA DATA2 P U15 IO\_L11N\_T1\_SRCC\_34 IO\_L23N\_T3\_34 P18 GPIO6\_N — L17 IO\_L11N\_T1\_SRCC\_35 IO\_L23N\_T3\_35 M15 11TXO\_EA\_DATA2\_N TXO\_EA\_DATA3\_N1 U18 IO\_L12P\_T1\_MRCC\_34 GPIO3\_P — IO\_L24P\_T3\_34 K17 IO\_L12P\_T1\_MRCC\_35 IO\_L24P\_T3\_AD15P\_35 K16 11 TXO\_EA\_LCLK\_P \_\_\_\_ U19 IO\_L12N\_T1\_MRCC\_34 IO\_L24N\_T3\_34 P16 GPIO2\_N K18 | IO\_L12N\_T1\_MRCC\_35 | IO\_L24N\_T3\_AD15N\_35 | J16 11 TXO\_EA\_LCLK\_N \_\_\_\_ VDD\_GPIO C126 C127 C128 C129 C130 C131 C132 C133 C135 C136 C137 C138 C139 C140 C141 C142 0.47UF 0.47UF 0.47UF 4.7UF 4.7UF 4.7UF 4.7UF 0.47UF 0.47UF 0.47UF 0.47UF 4.7UF 4.7UF 4.7UF 4.7UF 100uF 6.3V Adapteva, Inc. parallella\_gen1





**DSP PROCESSOR 2-OF-3** U23C E16G301 100 Ohm Differential LVDS Signals 100 Ohm Differential LVDS Signals eLINK - NORTH 14 RXI\_NO\_DATA0\_P 14 RXI\_NO\_DATA0\_N RXI\_NO\_DATA\_P0 RXI\_NO\_DATA\_N0 TXO\_NO\_DATA\_P0 D12 D11 TXO\_NO\_DATA\_N0 TXO\_NO\_DATA0\_P4
TXO\_NO\_DATA0\_N4 R233<sub>WW</sub> 100 DNI R194<sub>MM</sub>100 TXO\_NO\_DATA\_P1 C13
TXO\_NO\_DATA\_N1 TXO\_NO\_DATA1\_f24
TXO\_NO\_DATA1\_f14 R232<sub>WW</sub> 100 DNI R195<sub>MM</sub>100 TXO\_NO\_DATA\_P2 B13
TXO\_NO\_DATA\_N2 TXO\_NO\_DATA2\_P4
TXO\_NO\_DATA2\_N4 C5 RXI\_NO\_DATA\_P2 RXI\_NO\_DATA\_N2 R231<sub>WW</sub> 100 DNI R196<sub>MM</sub>100 TXO\_NO\_DATA3\_F4
TXO\_NO\_DATA3\_N4 R197<sub>WW</sub>100 R230<sub>MM</sub>100 DNI TXO\_NO\_DATA\_P4 D13
TXO\_NO\_DATA\_N4 TXO\_NO\_DATA4\_P4
TXO\_NO\_DATA4\_N4 14 RXI\_NO\_DATA4\_P 14 RXI\_NO\_DATA4\_N R198<sub>MM</sub>100 R229<sub>WW</sub> 100 DNI TXO\_NO\_DATA\_P5
TXO\_NO\_DATA\_N5

C15
C14 TXO\_NO\_DATA5\_P4
TXO\_NO\_DATA5\_N4 14 RXI\_NO\_DATA5\_P 14 RXI\_NO\_DATA5\_N R199<sub>WM</sub>100 R228<sub>WW</sub>100 DNI TXO\_NO\_DATA\_P6 B16
TXO\_NO\_DATA\_N6 TXO\_NO\_DATA6\_P4
TXO\_NO\_DATA6\_N4 C7 C6 RXI\_NO\_DATA\_P6 RXI\_NO\_DATA\_N6 14 RXI\_NO\_DATA6\_P 14 RXI\_NO\_DATA6\_N R227<sub>WW</sub> 100 DNI R200<sub>MM</sub>100 TXO\_NO\_DATA\_P7
TXO\_NO\_DATA\_N7 D8 D7 RXI\_NO\_DATA\_P7 RXI\_NO\_DATA\_N7 14 RXI\_NO\_DATA7\_P 14 RXI\_NO\_DATA7\_N R226<sub>WW</sub> 100 DNI R201 4444 100 R243 WW 10K TEXI\_NO\_FRAME\_P
TEXI\_NO\_FRAME\_N TXO\_NO\_FRAME\_P D9
TXO\_NO\_FRAME\_N TXO\_NO\_FRAME\_114
TXO\_NO\_FRAME\_114 R202 1P8VO R242 WW 10K TXO\_NO\_LCLK\_P14
TXO\_NO\_LCLK\_N14 R203<sub>AAA</sub>100 R206<sub>WM</sub> 100 R241 \_\_\_\_\_10K R204<sub>WW</sub>100 R240 WW 10K R205<sub>WM</sub>100 U23D E16G301 100 Ohm Differential LVDS Signals 100 Ohm Differential LVDS Signals eLINK - SOUTH TXO\_SO\_DATA0\_P4
TXO\_SO\_DATA0\_N4 R207<sub>MM</sub>100 RXI\_SO\_DATA\_P1 RXI\_SO\_DATA\_N1 TXO\_SO\_DATA\_P1 T13
TXO\_SO\_DATA\_N1 TXO\_SO\_DATA1\_P4
TXO\_SO\_DATA1\_N4 14 RXI\_SO\_DATA1\_P 14 RXI\_SO\_DATA1\_N R208<sub>MM</sub>100 TXO\_SO\_DATA2\_P4
TXO\_SO\_DATA2\_N4 RXI\_SO\_DATA\_P2 RXI\_SO\_DATA\_N2 TXO\_SO\_DATA\_P2
TXO\_SO\_DATA\_N2
U13
U14 14 RXI\_SO\_DATA2\_P 14 RXI\_SO\_DATA2\_N R209<sub>MM</sub>100 TXO\_SO\_DATA\_P3 V15
TXO\_SO\_DATA\_N3 TXO\_SO\_DATA3\_P4
TXO\_SO\_DATA3\_N4 RXI\_SO\_DATA\_P3 RXI\_SO\_DATA\_N3 14 RXI\_SO\_DATA3\_P 14 RXI\_SO\_DATA3\_N R210<sub>MM</sub>100 TXO\_SO\_DATA\_P4
TXO\_SO\_DATA\_N4
R13
R14 RXI\_SO\_DATA\_P4
RXI\_SO\_DATA\_N4 14 RXI\_SO\_DATA4\_P 14 RXI\_SO\_DATA4\_N R211<sub>WW</sub>100 TXO\_SO\_DATA\_P5 TXO\_SO\_DATA\_N5 TXO\_SO\_DATA5\_fP4
TXO\_SO\_DATA5\_fN4 14 RXI\_SO\_DATA5\_P 14 RXI\_SO\_DATA5\_N RXI\_SO\_DATA\_P5
RXI\_SO\_DATA\_N5 R212<sub>WW</sub>100 TXO\_SO\_DATA6\_P4
TXO\_SO\_DATA6\_N4 14 RXI\_SO\_DATA6\_P 14 RXI\_SO\_DATA6\_N T6 T7 RXI\_SO\_DATA\_P6 RXI\_SO\_DATA\_N6 TXO\_SO\_DATA\_P6
TXO\_SO\_DATA\_N6
U15
U16 R213<sub>MM</sub>100 RXI\_SO\_DATA\_P7 RXI\_SO\_DATA\_N7 TXO\_SO\_DATA\_P7 V16
TXO\_SO\_DATA\_N7 14 RXI\_SO\_DATA7\_P 14 RXI\_SO\_DATA7\_N TXO\_SO\_DATA7\_P4
TXO\_SO\_DATA7\_N4 R214<sub>MM</sub>100 R246 WW 10K TXO\_SO\_FRAME\_P TXO\_SO\_FRAME\_N R236\_WM\_100 TRIXI\_SO\_FRAME\_P
TRIXI\_SO\_FRAME\_N R215<sub>WW</sub>100 1P8VO R247 WW 10K R244 WW 10K O1P8V TXO\_SO\_LCLK\_P14
TXO\_SO\_LCLK\_N14 R216<sub>WW</sub>100 U9 RXO\_SO\_RD\_WAIT\_P RXO\_SO\_RD\_WAIT\_N TXI\_SO\_RD\_WAIT\_P
TXI\_SO\_RD\_WAIT\_N TXI\_SO\_RD\_WAIT!4N R234<sub>WW</sub> 100 DNI R217<sub>AAAA</sub>100 RXQ4SO\_WR\_WAIT\_P RXQ4SO\_WR\_WAIT\_N TXI\_SO\_WR\_WAITI4P RXO\_SO\_WR\_WAIT\_P RXO\_SO\_WR\_WAIT\_N R235<sub>MM</sub>100 R218<sub>MM</sub>100 Adapteva, Inc. parallella\_gen1 v. January 02, 2014



## **DSP eLINK CONNECTORS**





Adapteva, Inc. parallella\_gen1 Thursday, January 02, 2014 Sheet 14 of





