# **Raisin64 Documentation**

Release 0.1

**Christopher Parish** 

# **CONTENTS:**

| 1 | Raisi | in64 CPU                          |
|---|-------|-----------------------------------|
|   | 1.1   | Overview                          |
|   | 1.2   | Pipeline Stages                   |
|   | 1.3   | Caches                            |
|   | 1.4   | MMU                               |
|   | 1.5   | Interrupt Unit                    |
|   | 1.6   | Debug Unit                        |
| 2 | Code  | e Snippets and Software           |
|   | 2.1   | Handling Interrupts               |
|   | 2.2   | Initializing the MMU              |
| 3 | Tools |                                   |
|   | 3.1   | Assembler                         |
|   | 3.2   | Debugging                         |
| 4 | Nexy  | rs 4 DDR Reference Implementation |
|   | 4.1   | SoC Peripherals                   |
|   | 4.2   | Required Hardware                 |
|   | 4.3   | Synthesizing the Core             |
| 5 | Refe  | rence Index                       |
|   | 5.1   | Raisin64 Instruction Set          |
|   | 5.2   | Verilog Module Index              |

Raisin64 (*RISC Architecture with In-order Superscalar INterlocked-pipeline*) is a pure 64-bit CPU design created as part of an educational project. Architecturally similar to the MIPS R10000 and POWER3, Raisin64 is a superscalar design that employs multiple specialized pipelines for integer operations, floating point, load/store, etc. Unlike most superscalar designs, Raisin64 does not re-order instructions but instead provides a larger architectural register file of 64x64-bit registers.



Major features of the Raisin64 include:

Bits: 64-bitDesign: RISC

• Type: Register-Register

• Branching: Condition Code

• Endianness: Big

• Page Size: 16KB Fixed

• Virtual Address Size: 47-Bits

• Page Table: Three Level

• **Registers:** 61 (R0 = 0)

CONTENTS: 1

2 CONTENTS:

**CHAPTER** 

**ONE** 

# **RAISIN64 CPU**

### 1.1 Overview

# 1.2 Pipeline Stages

**Note:** In general, all functional units are coded as combinational logic, with explicit register stages dividing up the processing pipeline. This was done intentionally to allow expermintation and easy combining/splitting of functionality into however many registered stages are necessary to meet timing. The pipeline register modules/files are suffexed with <name>\_reg.

- 1.3 Caches
- **1.4 MMU**
- 1.5 Interrupt Unit
- 1.6 Debug Unit

| CHAPTER |
|---------|
| TWO     |

# **CODE SNIPPETS AND SOFTWARE**

- 2.1 Handling Interrupts
- 2.2 Initializing the MMU

**CHAPTER** 

# **THREE**

# **TOOLS**

- Assembler
- Debugging
  - Getting OpenOCD

# 3.1 Assembler

# 3.2 Debugging

# 3.2.1 Getting OpenOCD

8 Chapter 3. Tools

**CHAPTER** 

# **FOUR**

# **NEXYS 4 DDR REFERENCE IMPLEMENTATION**

- **4.1 SoC Peripherals**
- 4.2 Required Hardware
- 4.3 Synthesizing the Core

**CHAPTER** 

**FIVE** 

# REFERENCE INDEX

# 5.1 Raisin64 Instruction Set

- Overview
- Instruction Format
- 16-bit formats
  - 16R 16-bit Register Format
  - 16I 16-bit Immediate Format
  - 16-bit OpCode Table
- 32/64-bit Formats
  - 32R 32-bit Register Format
  - 32I 32-bit Immediate Format
  - 64S 64-bit Standard Format
  - 64J 64-bit Jump Format
  - 32 and 64-bit Unit/Op Table
- Instructions

#### 5.1.1 Overview

The Raisin64's instruction set draws heavily from MIPS with some concepts graciously borrowed from ARM as well. While the programmer's model and instruction set are decoupled from the underlying microarchitecture of the specific implementation, it was nonetheless decided to design the instructions such that a hardwired control unit (see TODO:ref:*Instruction Decode*) could process and set the appropriate signals.

Instructions are variable length (16-64) bit, and some have multiple forms like the *ADD Instruction*. When an instruction has multiple encodings, the opcode is usually the same between the alternate length versions of that instruction, but in all cases the processor expands the 16 and 32-bit versions of the instruction into their canonical 64-bit form, which has a regular encoding. The general instruction formats and opcodes are described below.

#### **But Why?**

There is a natural appeal to 64 registers on a 64-bit machine. This means 6 bits are needed in the instruction format to address each register. While 64-bit instructions allow this and efficient loading of immediate values, they waste

program space more often than not. Variable length instructions are a good compromise to avoid the size penalty when not necessary.

#### 5.1.2 Instruction Format

There are 6 instruction formats in Raisin64, register and immediate type 16-bit formats (16R and 16I), register and immediate type 32-bit formats (32R and 32I), and a combined register and immediate 64-bit format (64S) as well as a jump format (64J).

Comparing the 16, 32, and 64-bit formats, the smaller instructions contain those instructions which will fit in the reduced number of bits. The larger instruction formats are a super-set of the smaller ones, and whenever an instruction is available in a smaller format, it is available in all larger formats. For example, ADDI is available in 16, 32, and 64-bit instruction size, with the permitted size of the immediate growing as the instruction grows.

The 32 and 64-bit instruction formats share the same Unit/Op numbers, which are effectively the OpCode. The Unit number represents the type of operation while the Op indicates the specific operation requested. This conveniently fits into the first 8 bits of the instruction, making the opcode easier to view and manipulate.

#### **5.1.3 16-bit formats**

#### 16R - 16-bit Register Format



# Size

The 16-bit regsiter format is a compact expression of select instructions operating with one source and one destination register. Instructions normally operating on three registers, such as ADD, instead operate in 2-register mode (i.e. Rd = Rd + Rs).

#### 16I - 16-bit Immediate Format



# Size

The 16-bit immediate format is used only for ADDI and SUBI, allowing for small increment and decrement operations in a compact format.

#### 16-bit OpCode Table

| OpCode       | Type |
|--------------|------|
| 0 - ADD      | 16R  |
| 1 - SUB      | 16R  |
| 2 - ADDI     | 16I  |
| 3 - SUBI     | 16I  |
| 4 - SYSCALL  | 16R  |
| 5 - J        | 16R  |
| 6 - JAL      | 16R  |
| 7 - Reserved |      |

#### 5.1.4 32/64-bit Formats

### 32R - 32-bit Register Format



Size Type

All register type instructions in the Raisin64 are available in 32R format. The only exception of this is the F\* FPU call, which also uses the immediate field of the 64S format.

#### 32I - 32-bit Immediate Format



Size Type

With the exception of JI, JALI, and LUI, all immediate type instructions in the Raisin64 are available in the 32I format with a 12-bit immediate value.

#### 64S - 64-bit Standard Format



All register and immediate type instructions (except the immediate type branch and jump instructions) are available in the unified 64S format. When smaller width instructions are encountered by the Raisin64, they are internally expanded into canonical 64S format before being passed onto the rest of the processor. This 64-bit format has space

for 4 registers (allowing for instructions like MUL) in addition to 32-bits of immediate data for shifting, bitwise, and ordinary immediate operations).

#### 64J - 64-bit Jump Format



A special jump format for large displacement JI and JALI, the 64J format allows for a full 56-bit unsigned jump, more than sufficient to cover the entire virtual address space of the Raisin64.

### 32 and 64-bit Unit/Op Table

| R/I | Unit                      | Ор                              |
|-----|---------------------------|---------------------------------|
| 0   | 0 - Basic Integer Math    | 0 - ADD                         |
|     |                           | 1 - SUB                         |
|     | 1 - Compare/Set           | 0 - SLT                         |
|     |                           | 1 - SLTU                        |
|     |                           | 2 - SGT                         |
|     |                           | 3 - SGTU                        |
|     | 2 - Shift                 | 0 - SLL                         |
|     |                           | 1 - SRA                         |
|     |                           | 2 - SRL                         |
|     | 3 - Bitwise Op            | 0 - AND                         |
|     |                           | 1 - NOR                         |
|     |                           | 2 - OR                          |
|     |                           | 3 - XOR                         |
|     | 4 - Advanced Integer Math | 0 - MUL                         |
|     |                           | 1 - MULU                        |
|     |                           | 2 - DIV                         |
|     |                           | 3 - DIVU                        |
|     | 5 - Reserved              |                                 |
|     | 6 - Reserved              |                                 |
|     | 7 - Jump/Special          | 0 - SYSCALL                     |
|     |                           | 1 - F* (FPU Call) <sup>12</sup> |
|     |                           | 2 - JAL                         |
|     |                           | 3 - J                           |
| 1   | 0 - Basic Integer Math    | 0 - ADDI                        |
|     |                           | 1 - SUBI                        |
|     | 1 - Compare/Set           | 0 - SLTI                        |
|     |                           | 1 - SLTIU                       |
|     |                           | 2 - SGTI                        |
|     |                           | 3 - SGTIU                       |
|     | 2 - Shift                 | 0 - SLLI                        |
|     |                           | Continued on next page          |

Continued on next page

Table 1 – continued from previous page

| R/I | Unit                 | Ор                  |
|-----|----------------------|---------------------|
|     |                      | 1 - SRAI            |
|     |                      | 2 - SRLI            |
|     | 3 - Bitwise Op       | 0 - ANDI            |
|     |                      | 1 - NORI            |
|     |                      | 2 - ORI             |
|     |                      | 3 - XORI            |
|     | 4 - Regular Load     | 0 - LW              |
|     |                      | 1 - L32             |
|     |                      | 2 - L16             |
|     |                      | 3 - L8              |
|     | 5 - Sign-Extend Load | 0 - LUI¹            |
|     |                      | 1 - L32S            |
|     |                      | 2 - L16S            |
|     |                      | 3 - L8S             |
|     | 6 - Store            | 0 - SW              |
|     |                      | 1 - S32             |
|     |                      | 2 - S16             |
|     |                      | 3 - S8              |
|     | 7 - Jump Immediate   | 0 - BEQ             |
|     |                      | 1 - BEQAL           |
|     |                      | 2 - JALI¹           |
|     |                      | 3 - JI <sup>1</sup> |

# 5.1.5 Instructions

#### **ADD - Integer Add**

Adds registers Rs1 and Rs2, placing the result in Rd.

#### **Usage**

add Rd, Rs1, Rs2

#### Operation

Rd = Rs1 + Rs2;advance\_pc();

# **Encoding**

Type 0

Unit 0

**Op** 0

<sup>1 64-</sup>bit format only
2 The F\* instruction uses the immediate field of 64S to request a specific enumerated service from the FPU. These instructions are documented TODO::ref::here.

```
16-bit Opcode 0x032-bit Opcode 0x8064-bit Opcode 0xC0
```

#### **ADDI - Integer Add Immediate**

Adds registers Rs1 and a sign-extended immediate value, placing the result in Rd.

#### **Usage**

```
addi Rd, Rs1, imm
```

#### Operation

```
Rd = Rs1 + sign_extend(imm);
advance_pc();
```

#### **Encoding**

```
Type 1
Unit 0
Op 0
16-bit Opcode 0x2
32-bit Opcode 0xA0
64-bit Opcode 0xE0
```

#### **AND - Bitwise AND**

Bitwise ANDs registers Rs1 and Rs2, placing the result in Rd.

#### Usage

```
and Rd, Rs1, Rs2
```

```
Rd = Rs1 & Rs2;
advance_pc();
```

```
Type 0
Unit 3
Op 0
16-bit Opcode NONE
32-bit Opcode 0x8C
64-bit Opcode 0xCC
```

#### **ANDI - Bitwise AND Immediate**

Bitwise ANDs register Rs1 and an immediate value, placing the result in Rd.

#### **Usage**

```
andi Rd, Rs1, imm
```

#### Operation

```
Rd = Rs1 & imm;
advance_pc();
```

#### **Encoding**

Type 1
Unit 3
Op 0
16-bit Opcode NONE
32-bit Opcode 0xAC
64-bit Opcode 0xEC

#### **BEQ - Branch if Equal**

If the Rs register is equal to the Rd register, the program branches by the signed immediate displacement. As instructions must be aligned to 16-bit boundaries, the immediate value is left shifted by 1 before the jump.

**Tip:** An unconditional branch can be accomplished by comparing r0 with itself.

#### **Usage**

```
beq Rd, Rs, imm
```

#### Operation

```
if(Rd == Rs)
   pc = pc+(imm<<1);
else
   advance_pc();</pre>
```

#### **Encoding**

```
Type 1
Unit 7
Op 0
16-bit Opcode NONE
32-bit Opcode 0xBC
64-bit Opcode 0xFC
```

#### **BEQAL - Branch if Equal And Link**

If the Rs register is equal to the Rd register, the program branches by the signed immediate displacement. The address of the next linear instruction is placed as a return address in r63. As instructions must be aligned to 16-bit boundaries, the immediate value is left shifted by 1 before the jump.

**Tip:** An unconditional branch can be accomplished by comparing r0 with itself.

#### **Usage**

```
beqal Rd, Rs, imm
```

```
if(Rd == Rs)
    r63 = next_pc();
    pc = pc+(imm<<1);
else
    advance_pc();</pre>
```

```
Type 1
Unit 7
Op 1
16-bit Opcode NONE
32-bit Opcode 0xBD
64-bit Opcode 0xFD
```

#### **DIV - Integer Divide**

Divides registers Rs1 by Rs2, and places the quotient in Rd and the remainder in Rd2, treating operands as 2's complement signed.

#### **Usage**

```
div Rd, Rd2, Rs1, Rs2
```

#### Operation

```
Rd = Rs1 / Rs2;
Rd2 = Rs1 % Rs2;
advance_pc();
```

#### **Encoding**

```
Type 0
Unit 4
Op 2
16-bit Opcode NONE
32-bit Opcode 0x92
64-bit Opcode 0xD2
```

#### **DIVU - Unsigned Integer Divide**

Divides registers Rs1 by Rs2, and places the quotient in Rd and the remainder in Rd2, treating operands as unsigned.

#### **Usage**

```
div Rd, Rd2, Rs1, Rs2
```

# Operation

```
Rd = Rs1 / Rs2;
Rd2 = Rs1 % Rs2;
advance_pc();
```

#### **Encoding**

```
Type 0
Unit 4
Op 3
16-bit Opcode NONE
32-bit Opcode 0x93
64-bit Opcode 0xD3
```

#### F\* - FPU Call

#### **Usage**

```
todo
```

# Operation

```
todo;
advance_pc();
```

### **Encoding**

```
Type 0
Unit 7
Op 1
16-bit Opcode NONE
32-bit Opcode NONE
64-bit Opcode 0xDD
```

#### J - Jump

Unconditional jump to the instruction in Rs. As instructions must be aligned to 16-bit boundaries, the immediate value is left shifted by 1 before the jump.

#### **Usage**

```
j Rs
```

### Operation

```
pc = Rs;
```

#### **Encoding**

```
\mathbf{Type} \ \ 0
```

Unit 7

**Op** 3

16-bit Opcode 0x5

32-bit Opcode 0x9F

64-bit Opcode 0xDF

#### JAL - Jump and Link

Unconditional jump to the instruction in Rs, placing the return address in r63. As instructions must be aligned to 16-bit boundaries, the immediate value is left shifted by 1 before the jump.

#### **Usage**

```
jal Rs
```

#### Operation

```
r63 = next_pc();
pc = Rs;
```

#### **Encoding**

Type 0

Unit 7

**Op** 2

**16-bit Opcode** 0x6

**32-bit Opcode** 0x9E

64-bit Opcode 0xDE

#### JALI - Jump and Link Immediate

Unconditional jump to the immediate value, placing the return address in r63. The top 8 bits of the jump destination address are taken from the current program counter. As instructions must be aligned to 16-bit boundaries, the immediate value is left shifted by 1 before the jump. Due to the size of the immediate value, JALI is only available in 64J format.

#### **Usage**

```
jali imm
```

#### Operation

```
r63 = pc + 8;
pc = (pc & 0xff000000000000) | imm<<1;
```

#### **Encoding**

Type 1

Unit 7

**Op** 2

16-bit Opcode NONE

32-bit Opcode NONE

**64-bit Opcode** 0xFE

#### JI - Jump Immediate

Unconditional jump to the immediate value. The top 8 bits of the jump destination address are taken from the current program counter. As instructions must be aligned to 16-bit boundaries, the immediate value is left shifted by 1 before the jump. Due to the size of the immediate value, JI is only available in 64J format.

#### **Usage**

```
ji imm
```

```
pc = (pc & 0xff000000000000) | imm<<1;
```

Type 1 Unit 7

**Op** 3

16-bit Opcode NONE32-bit Opcode NONE64-bit Opcode 0xFF

#### L16 - Load 16-bit

#### **Usage**

todo

# Operation

```
todo;
advance_pc();
```

# **Encoding**

Type 1 Unit 4

Op 2 16-bit Opcode NONE 32-bit Opcode 0xB2 64-bit Opcode 0xF2

### L16S - Load 16-bit Sign-Extend

#### **Usage**

todo

```
todo;
advance_pc();
```

```
Type 1
Unit 5
Op 2
16-bit Opcode NONE
32-bit Opcode 0xB6
```

**64-bit Opcode** 0xF6

#### L32 - Load 32-bit

# **Usage**

todo

# Operation

```
todo;
advance_pc();
```

# **Encoding**

```
Type 1
Unit 4
Op 1
16-bit Opcode NONE
32-bit Opcode 0xB1
64-bit Opcode 0xF1
```

### L32S - Load 32-bit Sign-Extend

#### **Usage**

todo

```
todo;
advance_pc();
```

Type 1
Unit 5
Op 1
16-bit Opcode NONE
32-bit Opcode 0xB5

**64-bit Opcode** 0xF5

#### L8 - Load 8-bit

#### **Usage**

todo

# Operation

```
todo;
advance_pc();
```

# **Encoding**

Type 1
Unit 4
Op 3
16-bit Opcode NONE
32-bit Opcode 0xB3
64-bit Opcode 0xF3

### L8S - Load 8-bit Sign-Extend

#### **Usage**

todo

```
todo;
advance_pc();
```

```
Type 1
Unit 5
Op 3
16-bit Opcode NONE
32-bit Opcode 0xB7
64-bit Opcode 0xF7
```

# **LUI - Load Upper Immediate**

# **Usage**

todo

# Operation

```
todo;
advance_pc();
```

# **Encoding**

```
Type 1
Unit 5
Op 0
16-bit Opcode NONE
32-bit Opcode NONE
64-bit Opcode 0xF4
```

#### LW - Load 64-bit Word

# **Usage**

todo

```
todo;
advance_pc();
```

Type 1 Unit 4

**Op** 0

16-bit Opcode NONE 32-bit Opcode 0xB0

**64-bit Opcode** 0xF0

# **MUL** - Integer Multiply

#### **Usage**

todo

# Operation

```
todo;
advance_pc();
```

# **Encoding**

**Type** 0

Unit 4

**Op** 0

16-bit Opcode NONE 32-bit Opcode 0x90 **64-bit Opcode** 0xD0

#### **MULU - Unsigned Integer Multiply**

#### **Usage**

todo

```
todo;
advance_pc();
```

```
Type 0
Unit 4
Op 1
16-bit Opcode NONE
32-bit Opcode 0x91
64-bit Opcode 0xD1
```

#### **NOR - Bitwise NOR**

#### **Usage**

todo

# Operation

```
todo;
advance_pc();
```

# **Encoding**

```
Type 0
Unit 3
Op 1
16-bit Opcode NONE
32-bit Opcode 0x8D
64-bit Opcode 0xCD
```

#### **NORI - Bitwise NOR Immediate**

# **Usage**

todo

```
todo;
advance_pc();
```

Type 1
Unit 3
Op 1
16-bit Opcode NONE
32-bit Opcode 0xAD

64-bit Opcode 0xED

#### **OR - Bitwise OR**

#### **Usage**

todo

# Operation

```
todo;
advance_pc();
```

# **Encoding**

Type 0
Unit 3
Op 2
16-bit Opcode NONE
32-bit Opcode 0x8E
64-bit Opcode 0xCE

#### **ORI - Bitwise OR Immediate**

# **Usage**

todo

```
todo;
advance_pc();
```

```
Type 1
Unit 3
Op 2
16-bit Opcode NONE
32-bit Opcode 0xAE
64-bit Opcode 0xEE
```

#### S16 - Store 16-bit

#### **Usage**

todo

# Operation

```
todo;
advance_pc();
```

# **Encoding**

```
Type 1
Unit 6
Op 2
16-bit Opcode NONE
32-bit Opcode 0xBA
64-bit Opcode 0xFA
```

#### S32 - Store 32-bit

# **Usage**

todo

```
todo;
advance_pc();
```

Type 1
Unit 6
Op 1
16-bit Opcode NONE
32-bit Opcode 0xB9

**64-bit Opcode** 0xF9

#### S8 - Store 8-bit

#### **Usage**

todo

# Operation

```
todo;
advance_pc();
```

# **Encoding**

Type 1
Unit 6
Op 3
16-bit Opcode NONE
32-bit Opcode 0xBB
64-bit Opcode 0xFB

#### SGT - Set 1 if Greater Than

# **Usage**

todo

```
todo;
advance_pc();
```

```
Type 0
Unit 1
Op 2
16-bit Opcode NONE
32-bit Opcode 0x86
64-bit Opcode 0xC6
```

#### SGTI - Set 1 if Greater Than Immediate

#### **Usage**

todo

# Operation

```
todo;
advance_pc();
```

# **Encoding**

```
Type 1
Unit 1
Op 2
16-bit Opcode NONE
32-bit Opcode 0xA6
64-bit Opcode 0xE6
```

#### SGTIU - Set 1 if Greater Than Immediate Unsigned

# **Usage**

todo

```
todo;
advance_pc();
```

Type 1
Unit 1
Op 3
16-bit Opcode NONE
32-bit Opcode 0xA7

**64-bit Opcode** 0xE7

## SGTU - Set 1 if Greater Than Unsigned

## **Usage**

todo

# Operation

```
todo;
advance_pc();
```

## **Encoding**

Type 0
Unit 1
Op 3
16-bit Opcode NONE
32-bit Opcode 0x87
64-bit Opcode 0xC7

## **SLL - Shift Left Logical**

## **Usage**

todo

```
todo;
advance_pc();
```

```
Type 0
Unit 2
Op 0
16-bit Opcode NONE
32-bit Opcode 0x88
```

64-bit Opcode 0xC8

## **SLLI - Shift Left Logical Immediate**

## **Usage**

todo

# Operation

```
todo;
advance_pc();
```

## **Encoding**

```
Type 1
Unit 2
Op 0
16-bit Opcode NONE
32-bit Opcode 0xA8
64-bit Opcode 0xE8
```

#### SLT - Set 1 if Less Than

## **Usage**

todo

```
todo;
advance_pc();
```

Type 0
Unit 1
Op 0
16-bit Opcode NONE
32-bit Opcode 0x84

64-bit Opcode 0xC4

## SLTI - Set 1 if Less Than Immediate

## **Usage**

todo

# Operation

```
todo;
advance_pc();
```

## **Encoding**

Type 1
Unit 1
Op 0
16-bit Opcode NONE
32-bit Opcode 0xA4
64-bit Opcode 0xE4

## SLTIU - Set 1 if Less Than Immediate Unsigned

## **Usage**

todo

```
todo;
advance_pc();
```

```
Type 1
Unit 1
Op 1
16-bit Opcode NONE
32-bit Opcode 0xA5
64-bit Opcode 0xE5
```

## SLTU - Set 1 if Less Than Unsigned

## **Usage**

todo

## Operation

```
todo;
advance_pc();
```

## **Encoding**

```
Type 0
Unit 1
Op 1
16-bit Opcode NONE
32-bit Opcode 0x85
64-bit Opcode 0xC5
```

## **SRA - Shift Right Arithmetic**

## **Usage**

todo

```
todo;
advance_pc();
```

```
Type 0
Unit 2
Op 1
16-bit Opcode NONE
32-bit Opcode 0x89
```

64-bit Opcode 0xC9

## **SRAI - Shift Right Arithmetic Immediate**

## **Usage**

todo

## Operation

```
todo;
advance_pc();
```

## **Encoding**

```
Type 1
Unit 2
Op 1
16-bit Opcode NONE
32-bit Opcode 0xA9
64-bit Opcode 0xE9
```

## **SRL - Shift Right Logical**

## **Usage**

todo

```
todo;
advance_pc();
```

```
Type 0
Unit 2
Op 2
16-bit Opcode NONE
32-bit Opcode 0x8A
```

64-bit Opcode 0xC8

## **SRLI - Shift Right Logical Immediate**

## **Usage**

todo

## Operation

```
todo;
advance_pc();
```

## **Encoding**

```
Type 1
Unit 2
Op 2
16-bit Opcode NONE
32-bit Opcode 0xAA
64-bit Opcode 0xEA
```

## **SUB - Integer Subtract**

## **Usage**

todo

```
todo;
advance_pc();
```

```
Type 0

Unit 0

Op 1

16-bit Opcode 0x1

32-bit Opcode 0x81
```

**64-bit Opcode** 0xC1

## **SUBI - Integer Subtract Immediate**

## **Usage**

todo

## Operation

```
todo;
advance_pc();
```

## **Encoding**

```
Type 1
Unit 0
Op 1
16-bit Opcode 0x3
32-bit Opcode 0xA1
64-bit Opcode 0xE1
```

#### SW - Store 64-bit Word

## **Usage**

todo

```
todo;
advance_pc();
```

```
Type 1
Unit 6
Op 0
16-bit Opcode NONE
32-bit Opcode 0xB8
```

**64-bit Opcode** 0xF8

## **SYSCALL - System Call**

## **Usage**

todo

## Operation

```
todo;
advance_pc();
```

## **Encoding**

```
Type 0
Unit 7
Op 0
16-bit Opcode 0x4
32-bit Opcode 0x9C
64-bit Opcode 0xDC
```

#### **XOR - Bitwise XOR**

## **Usage**

todo

```
todo;
advance_pc();
```

```
Type 0
Unit 3
Op 3
16-bit Opcode NONE
32-bit Opcode 0x8F
64-bit Opcode 0xCF
```

#### **XORI - Bitwise XOR Immediate**

#### **Usage**

```
todo
```

## **Operation**

```
todo;
advance_pc();
```

## **Encoding**

```
Type 1
Unit 3
Op 3
16-bit Opcode NONE
32-bit Opcode 0xAF
64-bit Opcode 0xEF
```

# 5.2 Verilog Module Index

## 5.2.1 de\_badDetect.v

```
//Raisin64 Decode Unit - Bad Opcode Detector

module de_badDetect(
    //# {{data|Instruction Data}}

input[63:0] opcodeIn,

//# {{control|Control Signals}}

output badOpcode
);
```



Fig. 1: de\_badDetect.v

```
10
       `include "de_isa_def.vh"
11
12
       reg badOpcode_pre;
       wire is16, is32, is64;
15
       assign badOpcode = badOpcode_pre;
16
17
       assign is16 = ~opcodeIn[63];
18
       assign is32 = opcodeIn[63:62] == 2'h2;
19
       assign is64 = opcodeIn[63:62] == 2'h3;
20
21
22
       //Detects and flags invalid opcodes
       always @(*)
23
      begin
24
          badOpcode_pre = 0;
25
           if(is16 && opcodeIn[62:60] == 3'h7) badOpcode_pre = 1;
27
           else if(is32 | is64)
          begin
29
               case(opcodeIn[61:56])
30
                   OP_BAD_02, `OP_BAD_03, `OP_BAD_0B, `OP_BAD_14, `OP_BAD_15,
31
                   32
                   `OP_BAD_1B, `OP_BAD_22, `OP_BAD_23, `OP_BAD_2B: badOpcode_pre = 1;
33
                   `OP_F*, `OP_LUI, `OP_JALI, `OP_JI: if(is32) badOpcode_pre = 1;
35
               endcase
           end
36
       end
37
   endmodule
```

## 5.2.2 de canonicalize.v



Fig. 2: de\_canonicalize.v

```
//Raisin64 Decode Unit - Opcode Canonicalization
   //Converts compact instructions into their true 64-bit native format
2
3
   module de_canonicalize(
       //# {{data|Instruction Data}}
       input[63:0] opcodeIn,
       output [63:0] opcodeOut
       );
       `include "de_isa_def.vh"
10
11
       reg[63:0] opcodeOut_pre;
12
       assign opcodeOut = opcodeOut_pre;
13
14
       //Expands input instruction into full 64-bit format
15
       always @(*)
16
       begin
17
           opcodeOut_pre = 64'h0;
            //Set the output size field appropriately
20
           opcodeOut_pre[63:62] = 2'h3;
21
22
            //16-Bit input instructions
23
           if(~opcodeIn[63])
24
           begin
25
                //Switch on Opcode field
26
                case (opcodeIn[62:60])
27
                                    opcodeOut_pre[61:56] = `OP_ADD; //ADD Rd = Rd + Rs
                     OP16_ADD:
28
                     OP16_SUB:
                                    opcodeOut_pre[61:56] = `OP_SUB; //SUB Rd = Rd - Rs
29
                                    opcodeOut_pre[61:56] = `OP_ADDI; //ADDI Rd = Rd + sign_
                     OP16_ADDI:
30
    →extend(imm)
                     OP16_SUBI:
                                   opcodeOut_pre[61:56] = `OP_SUBI; //SUBI Rd = Rd - imm
31
                     OP16_SYSCALL: opcodeOut_pre[61:56] = `OP_SYSCALL; //SYSCALL
32
                                    opcodeOut_pre[61:56] = `OP_J; //J Rs
                     OP16_J:
33
                     OP16_JAL:
                                    opcodeOut_pre[61:56] = `OP_JAL; //JAL Rs
34
                endcase
35
36
                opcodeOut_pre[55:50] = opcodeIn[59:54]; //Put the Rd/Rs1 into Rd
37
                opcodeOut_pre[49:44] = 6'h0; //Rd2 is not used in this format
38
                opcodeOut_pre[43:38] = opcodeIn[59:54]; //Put the Rd/Rs1 into Rs1
39
                opcodeOut_pre[37:32] = opcodeIn[53:48]; //Populate Rs2 (imm type_
40
   →instructions ignore this)
41
                //Sign extended immediate field and populate
42
                opcodeOut\_pre[31:0] = \{\{26\{opcodeIn[53]\}\}, opcodeIn[53:48]\}; //reg type\_
43
    →instructions ignore this
           end
44
45
            //32-bit instructions
46
           else if(~opcodeIn[62])
47
           begin
48
49
                opcodeOut_pre[61:56] = opcodeIn[61:56]; //Set Type/Unit/Op fields
                opcodeOut_pre[55:50] = opcodeIn[55:50]; //Set Rd
50
51
                //32I-Type instruction
52
                if(opcodeIn[61]) begin
53
                    opcodeOut_pre[43:38] = opcodeIn[49:44]; //Set Rs1
```

```
55
                     //Sign-Extended type
56
                    if(opcodeIn[60] || //Most sign-extended Ops
57
                        opcodeIn[60:58]==3'h0 || //ADDI/SUBI
58
                        opcodeIn[61:56] == `OP_SLTI ||
                        opcodeIn[61:56] == `OP_SGTI)
60
                           opcodeOut_pre[31:0] = {{20{opcodeIn[43]}},opcodeIn[43:32]};
61
                     //Non Sign-extended type
62
                    else opcodeOut_pre[11:0] = opcodeIn[43:32];
63
64
                //32R-Type instructions
65
                end else begin
                    //Set the other operands
                    opcodeOut_pre[49:32] = opcodeIn[49:32];
68
69
                     //No immediate
70
                end
71
            end
72
            //64-bit instructions
73
74
            else opcodeOut_pre = opcodeIn;
       end
75
   endmodule
```

## 5.2.3 de isa def.vh

```
//Defines related to the ISA
2
   //16-bit Opcodes
   `define OP16_ADD
                        3'h0
                        3'h1
   `define OP16_SUB
   `define OP16_ADDI
                        3'h2
   `define OP16_SUBI
                        3'h3
   `define OP16 SYSCALL 3'h4
   `define OP16_J
9
                     3'h6
   `define OP16_JAL
10
   `define OP16_ADD
                       3'h7
11
13
   //32 and 64-bit Opcodes
   `define OP_ADD
                            6'h00
14
   `define OP SUB
                            6'h01
15
   `define OP BAD 02
                            6'h02
16
   `define OP_BAD_03
                            6'h03
17
   `define OP_SLT
                             6'h04
   `define OP_SLTU
                             6'h05
19
   `define OP_SGT
                             6'h06
20
   `define OP SGTU
                             6'h07
21
   `define OP_SLL
                             6'h08
22
                             6'h09
   `define OP_SRA
23
   `define OP_SRL
                             6'h0a
24
   `define OP_BAD_0B
                            6'h0b
   `define OP_AND
                             6'h0c
26
   `define OP_NOR
                             6'h0d
   `define OP OR
                             6'h0e
28
   `define OP_XOR
                             6'h0f
29
   `define OP_MUL
                              6'h10
```

```
`define OP_MULU
                           6'h11
31
   `define OP DIV
                           6'h12
32
   `define OP_DIVU
                           6'h13
33
   `define OP_BAD_14
                           6'h14
34
                           6'h15
   `define OP_BAD_15
   `define OP_BAD_16
                            6'h16
   `define OP_BAD_17
                            6'h17
37
   `define OP_BAD_18
                            6'h18
38
   `define OP_BAD_19
                           6'h19
39
   `define OP_BAD_1A
                           6'h1a
40
   `define OP_BAD_1B
                           6'h1b
41
   `define OP_SYSCALL
                           6'h1c
   `define OP_F*
                           6'h1d
44
   `define OP_JAL
                           6'h1e
   `define OP J
                           6'h1f
45
   `define OP_ADDI
                           6'h20
46
   `define OP_SUBI
                           6'h21
47
   `define OP_BAD_22
                           6'h22
                           6'h23
   `define OP_BAD_23
   `define OP_SLTI
                            6'h24
50
   `define OP_SLTIU
                           6'h25
51
   `define OP_SGTI
                           6'h26
52
   `define OP_SGTIU
                           6'h27
53
   `define OP_SLLI
                           6'h28
54
   `define OP_SRAI
                           6'h29
   `define OP_SRLI
                           6'h2a
57
   `define OP_BAD_2B
                           6'h2b
   `define OP ANDI
                           6'h2c
58
   `define OP_NORI
                           6'h2d
59
   `define OP ORI
                           6'h2e
60
   `define OP_XORI
                           6'h2f
61
   `define OP_LW
                           6'h30
   `define OP_L32
                            6'h31
63
   `define OP_L16
                            6'h32
64
   `define OP_L8
                            6'h33
65
   `define OP_LUI
                           6'h34
66
   `define OP_L32S
                           6'h35
67
   `define OP_L16S
                           6'h36
   `define OP_L8S
                           6'h37
70
   `define OP_SW
                           6'h38
   `define OP S32
71
                           6'h39
   `define OP S16
                           6'h3a
72
   `define OP S8
                           6'h3b
73
   `define OP_BEQ
                           6'h3c
74
   `define OP_BEQAL
                           6'h3d
   `define OP_JALI
                            6'h3e
76
   `define OP_JI
                            6'h3f
```

#### 5.2.4 ex advint.v

```
//Raisin64 Execute Unit - Advanced Integer Unit

//Ror now, we just use the intrinsic * and / operations. These do have the
//advantage of mapping to DSP hard-blocks on our example SoC design.
```



Fig. 3: ex\_advint.v

```
module ex_advint(
        //# {{data|ALU Data}}
        input[63:0] in1,
        input[63:0] in2,
        output[63:0] out,
10
        output[63:0] out2,
11
12
        //# {{control|Control Signals}}
13
        input enable,
14
        input[2:0] unit,
15
        input[1:0] op
16
17
        );
18
19
        reg[127:0] out_pre;
        assign out = out_pre[63:0];
20
        assign out2 = out_pre[127:64];
21
22
        always @(*)
23
       begin
24
            out\_pre = 128'h0;
25
26
            if(enable & unit==3'h4) begin
27
                 case (op)
28
                     0: out_pre = $signed(in1) * $signed(in2); //MUL
29
                     1: out_pre = in1 * in2; //MULU
30
31
                     2: begin //DIV
                          out_pre[63:0] = $signed(in1) / $signed(in2);
32
                         out_pre[127:64] = $signed(in1) % $signed(in2);
33
34
                     3: begin //DIVU
35
                         out_pre[63:0] = in1 / in2;
36
                         out_pre[127:64] = in1 % in2;
37
                        end
38
                 endcase
39
            end
40
        end
41
   endmodule
```

## 5.2.5 ex\_alu.v



Fig. 4: ex\_alu.v

```
//Raisin64 Execute Unit - Integer ALU
2
   module ex_alu(
3
        //# {{data|ALU Data}}
4
        input[63:0] in1,
5
        input[63:0] in2,
6
       output[63:0] out,
        //# {{control|Control Signals}}
        input enable,
10
        input[2:0] unit,
11
        input[1:0] op
12
        );
13
14
        reg[63:0] out_pre;
15
        assign out = out_pre;
16
17
        always @(*)
18
       begin
19
            out_pre = 64'h0;
20
            if(enable) case(unit)
21
                3'h0: //Basic integer math
22
                     case(op[0])
23
                         0,2: out_pre = in1 + in2; //ADD
24
                         1,3: out_pre = in1 - in2; //SUB
25
                     endcase
26
                3'h1: //Compare/Set
27
28
                     case (op)
                         0: out_pre = $signed(in1) < $signed(in2) ? 64'h1 : 64'h0; //SLT</pre>
29
                         1: out_pre = in1 < in2 ? 64'h1 : 64'h0; //SLTU
30
                         2: out_pre = $signed(in1) > $signed(in2) ? 64'h1 : 64'h0; //SGT
31
                         3: out_pre = in1 > in2 ? 64'h1 : 64'h0; //SGTU
32
                     endcase
33
                3'h2: //Shift
34
35
                     case (op)
                         0: out_pre = in1 << {|in2[63:6], in2[5:0]}; //SLL
```

```
1: out_pre = in1 >>> { | in2[63:6], in2[5:0] }; //SRA
37
                         2,3: out_pre = in1 >> {|in2[63:6], in2[5:0]}; //SRL
38
                    endcase
39
                3'h3: //Bitwise Operations
                    case (op)
                        0: out_pre = in1 & in2; //AND
42
                        1: out_pre = in1 ~| in2; //NOR
43
                        2: out_pre = in1 | in2; //OR
44
                        3: out_pre = in1 ^ in2; //XOR
45
                    endcase
            endcase
       end
   endmodule
```

#### 5.2.6 Raisin64.v



Fig. 5: Raisin64.v

```
//# {{data|Memory Interface}}
10
       input[63:0] mem_din,
11
       output[63:0] mem_dout,
12
       output[63:0] mem_add,
13
        //# {{control|Control Signals}}
15
       output mem_addr_valid,
16
       output mem_dout_write
17
       input mem_din_ready,
18
19
        //# {{debug|Debug Signals}}
20
       input halt);
   endmodule
```

# 5.2.7 rf\_reg.v



Fig. 6: rf\_reg.v

```
//Raisin64 Register File
//Registered dual-ported register file two read, one write port

module rf_reg(
    //# {{clocks|Clocking}}
    input clk,
    input rst_n,

//# {{data|Register Interface}}
input[63:0] w_data,
input[5:0] w_rn,
```

```
output reg[63:0] r1_data,
12
        output reg[63:0] r2_data,
13
        input[5:0] r1_rn,
14
        input[5:0] r2_rn,
15
16
        //# {{control|Control Signals}}
17
        input w_en
18
19
        //# {{debug|Debug Signals}}
20
21
        ) ;
22
23
        reg[63:0] file[1:63];
        integer i;
25
        //TODO if place-route isn't smart enough to figure it out and use block ram, have,
26
    →two register files with write ports cross connected so we get "two" read ports on a_
    →clock cycle using multiple simple dual-port rams.
        always @(posedge clk or negedge rst_n)
27
       begin
28
            if(~rst_n) begin
29
                 for(i = 1; i<64; i = i+1) file[i] <= 64'h0;</pre>
30
            end else begin
31
                 if(w_en && w_rn!=6'h0) file[w_rn] <= w_data;</pre>
32
            end
33
        end
        always @(posedge clk or negedge rst_n)
36
       begin
37
            if(~rst_n) r1_data <= 64'h0;
38
            else if(r1_rn==6'h0) r1_data <= 64'h0;</pre>
39
            else r1_data <= file[r1_rn];</pre>
40
41
        end
42
        always @(posedge clk or negedge rst_n)
43
       begin
44
            if(~rst_n) r2_data <= 64'h0;</pre>
45
            else if(r2_rn==6'h0) r2_data <= 64'h0;</pre>
46
            else r2_data <= file[r2_rn];</pre>
47
        end
   endmodule
```