# **Raisin64 Documentation**

Release 0.1

**Christopher Parish** 

## **CONTENTS:**

| 1 | Raisi | aisin64 CPU                       |  |  |  |  |
|---|-------|-----------------------------------|--|--|--|--|
|   | 1.1   | Overview                          |  |  |  |  |
|   | 1.2   | Pipeline Stages                   |  |  |  |  |
|   | 1.3   | Caches                            |  |  |  |  |
|   | 1.4   | MMU                               |  |  |  |  |
|   | 1.5   | Interrupt Unit                    |  |  |  |  |
|   | 1.6   | Debug Unit                        |  |  |  |  |
| 2 | Code  | e Snippets and Software           |  |  |  |  |
|   | 2.1   | Handling Interrupts               |  |  |  |  |
|   | 2.2   | Initializing the MMU              |  |  |  |  |
| 3 | Tools |                                   |  |  |  |  |
|   | 3.1   | Assembler                         |  |  |  |  |
|   | 3.2   | Debugging                         |  |  |  |  |
| 4 | Nexy  | vs 4 DDR Reference Implementation |  |  |  |  |
|   | 4.1   | SoC Peripherals                   |  |  |  |  |
|   | 4.2   | Required Hardware                 |  |  |  |  |
|   | 4.3   | Synthesizing the Core             |  |  |  |  |
| 5 | Refe  | rence Index                       |  |  |  |  |
|   | 5.1   | Raisin64 Instruction Set          |  |  |  |  |
|   | 5.2   | Verilog Module Index              |  |  |  |  |

Raisin64 (*RISC Architecture with In-order Superscalar INterlocked-pipeline*) is a pure 64-bit CPU design created as part of an educational project. Architecturally similar to the MIPS R10000 and POWER3, Raisin64 is a superscalar design that employs multiple specialized pipelines for integer operations, floating point, load/store, etc. Unlike most superscalar designs, Raisin64 does not re-order instructions but instead provides a larger architectural register file of 64x64-bit registers.



Major features of the Raisin64 include:

Bits: 64-bitDesign: RISC

• Type: Register-Register

• Branching: Condition Code

• Endianness: Big

• Page Size: 16KB Fixed

• Virtual Address Size: 47-Bits

• Page Table: Three Level

• **Registers:** 61 (R0 = 0)

CONTENTS: 1

2 CONTENTS:

## **ONE**

## **RAISIN64 CPU**

- 1.1 Overview
- 1.2 Pipeline Stages
- 1.3 Caches
- 1.4 MMU
- 1.5 Interrupt Unit
- 1.6 Debug Unit

| CHAPTER |
|---------|
| TWO     |

## **CODE SNIPPETS AND SOFTWARE**

- 2.1 Handling Interrupts
- 2.2 Initializing the MMU

## **THREE**

## **TOOLS**

- Assembler
- Debugging
  - Getting OpenOCD

## 3.1 Assembler

## 3.2 Debugging

## 3.2.1 Getting OpenOCD

8 Chapter 3. Tools

## **FOUR**

## **NEXYS 4 DDR REFERENCE IMPLEMENTATION**

- **4.1 SoC Peripherals**
- 4.2 Required Hardware
- 4.3 Synthesizing the Core

**FIVE** 

### REFERENCE INDEX

### 5.1 Raisin64 Instruction Set

- Overview
- Instruction Format
- Instructions

#### 5.1.1 Overview

The Raisin64's instruction set draws heavily from MIPS with some concepts graciously borrowed from ARM as well. While the programmer's model and instruction set are decoupled from the underlying microarchitecture of the specific implementation, it was nonetheless decided to design the instructions such that a hardwired control unit (see TODO:ref:*Instruction Decode*) could process and set the appropriate signals.

Instructions are variable length (16-64) bit, and some have multiple forms like the *ADD Instruction*. When an instruction has multiple encodings, the opcode is usually the same between the alternate length versions of that instruction, but in all cases the processor expands the 16 and 32-bit versions of the instruction into their canonical 64-bit form, which has a regular encoding. The general instruction formats and opcodes are described below.

#### **But Why?**

There is a natural appeal to 64 registers on a 64-bit machine. This means 6 bits are needed in the instruction format to address each register. While 64-bit instructions allow this and efficient loading of immediate values, they waste program space more often than not. Variable length instructions are a good compromise to avoid the size penalty when not necessary.

#### 5.1.2 Instruction Format

There are 6 instruction formats in Raisin64



### 5.1.3 Instructions

#### **ADD - Integer Add**



Fig. 1: ADD

**ADDI - Integer Add Immediate** 

**AND - Bitwise AND** 

**ANDI - Bitwise AND Immediate** 

BE - Branch if Even

**BO** - Branch if Odd

**DIV - Integer Divide** 

**DIVI - Integer Divide Immediate** 

J - Jump

JAL - Jump and Link

**JALI - Jump and Link Immediate** 

JI - Jump Immediate

L16 - Load 16-bit

L16S - Load 16-bit Sign-Extend

L32 - Load 32-bit

L32S - Load 32-bit Sign-Extend

L8 - Load 8-bit

L8S - Load 8-bit Sign-Extend

LW - Load 64-bit Word

**MUL - Integer Multiply** 

**MUL - Integer Multiply Immediate** 

**NOR - Bitwise NOR** 

**NORI - Bitwise NOR Immediate** 

**OR - Bitwise OR** 

**ORI - Bitwise OR Immediate** 

S16 - Store 16-bit

S32 - Store 32-bit

S8 - Store 8-bit

SEQ - Set 1 if Equal

SEQI - Set 1 if Equal Immediate

SLE - Set 1 if Less than or Equal

SLEI - Set 1 if Less than or Equal Immediate

**SLL - Shift Left Logical** 

**SLLI - Shift Left Logical Immediate** 

SLT - Set 1 if Less Than

SLTI - Set 1 if Less Than Immediate

**SNE - Set 1 if Not Equal** 

SNEI - Set 1 if Not Equal Immediate

**SRA - Shift Right Arithmetic** 

**SRAI - Shift Right Arithmetic Immediate** 

**SRL - Shift Right Logical** 

**SRLI - Shift Right Logical Immediate** 

**SUB - Integer Subtract** 

**SUBI - Integer Subtract Immediate** 

SW - Store 64-bit Word

**SYSCALL - System Call** 

**XOR - Bitwise XOR** 



Fig. 2: Raisin64.v

#### **XORI - Bitwise XOR Immediate**

## 5.2 Verilog Module Index

#### 5.2.1 Raisin64.v

```
* Raisin64 CPU
2
   module raisin64 (
       //# {{clocks|Clocking}}
       input clk,
       input rst_n,
       //# {{data|Memory Interface}}
10
       input[63:0] mem_din,
11
       output[63:0] mem_dout,
12
       output[63:0] mem_add,
13
14
       //# {{control|Control Signals}}
15
       output mem_addr_valid,
16
       output mem_dout_write
17
       input mem_din_ready,
18
19
       //# {{debug|Debug Signals}}
```

(continues on next page)

(continued from previous page)

```
input halt);

endmodule
```