

# Mercury+ XU1 SoC Module

# Reference Design for Mercury+ PE1 Base Board User Manual

### **Purpose**

The purpose of this document is to present to the user the overall view of the Mercury+ XU1 SoC module reference design and to provide the user with a step-by-step guide to the complete Xilinx® MPSoC design flow used for the Mercury+ XU1 SoC module.

### **Summary**

This document first gives an overview of the Mercury+ XU1 SoC module reference design and then guides through the complete Xilinx MPSoC design flow for the Mercury+ XU1 SoC module in the getting started section. In addition, the internals and the boot options of the Mercury+ XU1 SoC module reference design are described.

| <b>Product Information</b> | Number | Name                    |
|----------------------------|--------|-------------------------|
| Product                    | ME-XU1 | Mercury+ XU1 SoC Module |

| Document Information       | Reference      | Version | Date       |
|----------------------------|----------------|---------|------------|
| Reference / Version / Date | D-0000-428-002 | 04      | 24.08.2018 |

| Approval Information | Name | Position        | Date       |
|----------------------|------|-----------------|------------|
| Written by           | DIUN | Design Engineer | 28.04.2017 |
| Verified by          | GLAC | Design Engineer | 28.04.2017 |
| Approved by          | RPAU | Quality Manager | 24.08.2018 |

### **Copyright Reminder**

Copyright 2019 by Enclustra GmbH, Switzerland. All rights are reserved.

Unauthorized duplication of this document, in whole or in part, by any means is prohibited without the prior written permission of Enclustra GmbH, Switzerland.

Although Enclustra GmbH believes that the information included in this publication is correct as of the date of publication, Enclustra GmbH reserves the right to make changes at any time without notice.

All information in this document is strictly confidential and may only be published by Enclustra GmbH, Switzerland.

All referenced trademarks are the property of their respective owners.

### **Document History**

| Version | Date       | Author | Comment                                                                                                 |
|---------|------------|--------|---------------------------------------------------------------------------------------------------------|
| 04      | 24.08.2018 | DIUN   | Updated signal names for revision 3 modules                                                             |
| 03      | 15.08.2018 | DIUN   | Updated to Vivado and SDK 2018.2                                                                        |
| 02      | 18.01.2018 | DIUN   | Updated to Vivado and SDK 2017.4, updated to revision 2 modules, other style updates and clarifications |
| 01      | 12.05.2017 | DIUN   | Version 01                                                                                              |

### **Table of Contents**

| 1      | 0.10.1.0                                   | 4 |
|--------|--------------------------------------------|---|
| 1.1    | Introduction                               | 4 |
| 1.2    | Directory Structure                        | 4 |
| 1.3    | Prerequisites                              | 5 |
| •      |                                            | _ |
| 2      | <b>5</b> 1                                 | 6 |
| 2.1    |                                            | 6 |
| 2.2    |                                            | 6 |
| 2.2.1  |                                            | 6 |
| 2.2.2  |                                            | 6 |
| 2.2.3  |                                            | 7 |
| 2.2.4  |                                            | 7 |
| 2.2.5  |                                            | 7 |
| 2.2.6  | ·                                          | 7 |
| 2.2.7  |                                            | 8 |
| 2.2.8  |                                            | 8 |
| 2.2.9  |                                            | 8 |
| 2.2.10 |                                            | 8 |
| 2.3    |                                            | 9 |
| 2.3.1  |                                            | 9 |
| 2.3.2  | System Management                          | 9 |
|        |                                            |   |
| 3      | Getting Started 1                          |   |
| 3.1    | Essential Information                      |   |
| 3.2    | Hardware Setup                             |   |
| 3.3    | FPGA Bitstream Generation                  |   |
| 3.4    | SDK Workspace Preparation                  |   |
| 3.5    | Running Software Applications              |   |
| 3.6    | Embedded Software                          |   |
| 3.6.1  | General                                    |   |
| 3.6.2  | Hello World Application                    | 9 |
| 3.6.3  | I2C Example Application                    | 9 |
| 3.6.4  | Memory Test Application                    | 0 |
| 3.6.5  | Flash Test Application                     | 1 |
| 3.6.6  | First Stage Boot Loader (FSBL) Application | 2 |
|        |                                            |   |
| 4      | Boot Configurations 2                      |   |
| 4.1    | QSPI Flash Boot                            | 3 |
| 4.1.1  | Generating the Image Files                 |   |
| 4.1.2  | Preparing the Hardware                     |   |
| 4.1.3  | Programming the QSPI Flash                 | 5 |
| 4.1.4  | Booting from the QSPI Flash                | 8 |
| 4.2    | SD Card Boot                               | 8 |
| 4.2.1  | Generating the Image Files                 | 8 |
| 4.2.2  | Preparing the Hardware                     | 8 |
| 4.2.3  | Programming the SD Card                    | 8 |
| 4.2.4  | Booting from the SD Card                   | 9 |
|        | · ·                                        |   |
| 5      | Troubleshooting 3                          | 0 |
| 5.1    | Vivado Issues                              |   |
| 5.2    | SDK Runtime Exceptions                     | 0 |
| 5.3    | JTAG Connection Issues                     | 0 |
| 5.4    | UART Connection Issues                     | 0 |

### 1 Overview

### 1.1 Introduction

The Mercury+ XU1 SoC module reference design demonstrates a system using the Mercury+ XU1 SoC module in combination with the Mercury+ PE1 base board (any board variant) or with the regular Mercury PE1 base board (previous revisions). It presents the basic configuration of the device and features some example applications.

A troubleshooting section is included at the end of the document, to help the user solve potential issues related to board connectivity and/or system functionality.

Please note that the features presented in the reference design depend on the employed base board, therefore some features may not be available in certain hardware configurations.

An introduction to the Xilinx tools is provided by the documents below:

- Vivado Design Suite User Guide, Embedded Processor Hardware Design [1]
- Zynq UltraScale+ MPSoC: Embedded Design Tutorial, A Hands-On Guide to Effective Embedded System Design [2]

More information on the Mercury+ XU1 SoC module and the Mercury+ PE1 base board can be retrieved from their respective user manuals [3] [4].

### 1.2 Directory Structure

The Mercury+ XU1 SoC module reference design is delivered as a ZIP archive file with the following directory structure and contents:

- binaries Pre-compiled binaries directory
- scripts Scripts directory required for Vivado project creation
- SdkExport Pre-generated hardware description files required for SDK applications
- software Software projects directory
- src Xilinx pinout and timing constraints and VHDL source code directory
- Mercury\_XU1\_Reference\_Design\_for\_Mercury\_PE1\_User\_Manual.pdf User manual (this document)

### 1.3 Prerequisites

- IT
- A computer with a microSD card slot (optional<sup>1</sup>) running Windows 7 64-bit (or later)
- Software
  - Xilinx Vivado 2018.2 WebPack, Evaluation, Design or System Edition (check the Mercury+ XU1 SoC Module User Manual [3] for details on device support in Xilinx tools)
  - Xilinx Software Development Kit (SDK) 2018.2
  - Enclustra Module Configuration Tool (MCT) [5] (optional<sup>2</sup>)
  - A terminal emulation program (e.g. Tera Term)
- Hardware
  - An Enclustra Mercury+ XU1 SoC module
  - An Enclustra Mercury+ PE1 base board (any board variant) or a regular Mercury PE1 base board (previous revisions)
- Accessories
  - A standard micro USB cable
  - A Xilinx JTAG programmer (e.g. Platform Cable USB) download cable (optional<sup>3</sup>)
  - A microSD card (optional<sup>1</sup>)

<sup>&</sup>lt;sup>1</sup>Only required for SD card boot mode

<sup>&</sup>lt;sup>2</sup>May be used for flash programming, for MPSoC device configuration or for FTDI configuration.

<sup>&</sup>lt;sup>3</sup>The FTDI device present on the base board can be configured to Xilinx JTAG mode using the Enclustra MCT software [5].

# 2 Reference Design Description

### 2.1 Block Diagram



Figure 1: Hardware Block Diagram

### 2.2 Processing System (PS)

### **2.2.1 Clocks**

The PS input clock frequency is configured to 33.33 MHz, while the CPU clock frequency is configured to 1.2 GHz. The CPU clock frequency multiplier can be modified in the processing system. A 50 MHz clock and a 100 MHz clock are exported from PS to the PL.

#### 2.2.2 DDR4 SDRAM

The DDR4 SDRAM memory runs at 1200 MHz (2400 Mbit/sec) - this parameter can be modified in the processing system. ECC is enabled for the external memory. The DDR settings in the PS must be configured according to the Mercury+ XU1 SoC Module User Manual [3].

#### 2.2.3 SD Card

The SD card is configured in the PS to the MIO 46..51 pins. This enables SD card access, as well as booting from the SD card.

To allow the Mercury+ XU1 SoC module to boot from the SD card, the hardware configuration on the Mercury+ PE1 base board must be done according to Section 4.2.2.

### 2.2.4 eMMC

The eMMC interface is configured in the PS to the MIO 13..22 pins. This enables eMMC flash access, as well as booting from the eMMC flash. To allow the Mercury+ XU1 SoC module to boot from the eMMC, the boot signals must be configured as described in the Mercury+ XU1 SoC Module User Manual [3].

#### 2.2.5 I2C

The I2C controller I2C0 is configured to the MIO 10..11 pins. Table 1 lists the connected devices on the Mercury+ XU1 SoC module and Mercury+ PE1 base board.

| Device            | Address (7-bit) | Vendor                | Part Type             |
|-------------------|-----------------|-----------------------|-----------------------|
| Secure EEPROM     | 0x64            | Atmel                 | ATSHA204A-MAHDA-T     |
| System controller | 0x0D            | Lattice Semiconductor | LCMXO2-4000HC-6MG132I |
| System monitor    | 0x2F            | Texas Instruments     | LM96080CIMT/NOPB      |
| Clock generator   | 0x70            | Silicon Labs          | SI5338B-B-GMR         |
| User EEPROM       | 0x57            | Microchip             | 24AA128T-I/MNY        |
| Accelerometer     | 0x1D            | ST Microelectronics   | LSM303CTR             |
| Magnetometer      | 0x1E            | ST Microelectronics   | LSM303CTR             |

Table 1: I2C Devices

Please note that, depending on the employed base board, some of the I2C devices may not be available in certain hardware configurations.

The device vendors or addresses of the I2C devices may change in future revisions of Mercury+ XU1 SoC module or Mercury+ PE1 base board.

For detailed information on the I2C devices, please refer to the corresponding user manuals [3] [4].

#### 2.2.6 Quad SPI Flash Controller

The quad SPI flash controller is connected to MIO 0..6 pins in Single mode. The flash pins are shared between the trace interface and QSPI flash on the Mercury+ XU1 SoC module. Please refer to the Mercury+ XU1 SoC Module User Manual [3] for details about the MIO pin connections.

To allow the Mercury+ XU1 SoC module to boot from the QSPI flash, the hardware configuration on the Mercury+ PE1 base board must be done according to Section 4.1.2.

#### 2.2.7 **UART**

The UART0 is mapped to MIO 38..39 pins and connected to the FTDI USB device controller on the Mercury+ PE1 base board. The UART is configured as shown in Table 2.

| Parameter    | Value   |
|--------------|---------|
| Baud rate    | 115′200 |
| Data         | 8 bit   |
| Parity       | None    |
| Stop         | 1 bit   |
| Flow control | None    |

Table 2: UART Configuration

### 2.2.8 Ethernet

The Ethernet MACs GEM0 and GEM3 are mapped to MIO 26..37 pins and MIO 64..75 pins respectively in the PS and are connected to two Micrel KSZ9031 Ethernet PHYs on the Mercury+ XU1 SoC module using RGMII interfaces.

The Gigabit Ethernet PHYs share the MDIO interface, which is connected to MIO 76..77. The PHYs can be configured by using the corresponding addresses: PHY0 has address 3, PHY1 has address 7.

The second Ethernet interface is shared with the second USB interface, therefore only one of the two can be used at a given time. Please refer to the Mercury+ XU1 SoC Module User Manual [3] for details about the MIO pin connections.

### 2.2.9 USB

The USB controller USB0 on MIO 52..63 pins is connected to a USB3320C USB 2.0 PHY. This interface can be configured for USB host or device.

Depending on the required USB mode, the settings in the system controller and the DIP switches on the Mercury+ PE1 base board must be configured correctly. Please refer to the Mercury+ PE1 Base Board User Manual [4] for details.

The second USB interface is not used in the reference design, as the MIO pins are assigned to the Ethernet MAC. The second USB interface is shared with the second Ethernet interface, therefore only one of the two can be used at a given time. Please refer to the Mercury+ XU1 SoC Module User Manual [3] for details about the MIO pin connections.

#### 2.2.10 **GPIOs**

The unused MIO pins from the PS are available as GPIOs. They are mapped to MIO pins 24..25 and 40..44 in the PS. The function of the general purpose pins on the Mercury+ XU1 SoC module is described in Table 3.

| GPIO     | Signal    | Function                                                                                                                      |
|----------|-----------|-------------------------------------------------------------------------------------------------------------------------------|
| MIO 24   | PS_LED0#  | LED0#, see Mercury+ XU1 SoC Module User Manual [3] for details                                                                |
| MIO 25   | PS_LED1#  | LED1#, connected in parallel with FPGA pin AE8 on revision 1 modules, see Mercury+ XU1 SoC Module User Manual [3] for details |
| MIO 4044 | GPIO 4044 | GPIO, user function                                                                                                           |

Table 3: PS GPIO Configuration

On revision 1 modules, MIO pin 25 is connected in parallel to FPGA pin AE8. Make sure the FPGA pin is in high impedance state before driving the PS GPIO pin and vice versa.

### 2.3 Programmable Logic (PL)

#### 2.3.1 **GPIOs**

A Xilinx GPIO controller in the PL is connected to the PS via an AXI bus. The PL GPIOs can be connected to the FPGA LED in the top level.

The FPGA firmware contains a 24-bit counter freely running at 50 MHz. The MSB of this counter is used to blink LED2# on FPGA pin AE8 with a frequency of approximately 3 Hz.

| FPGA Pin | Signal | Function                 |
|----------|--------|--------------------------|
| AE8      | LED2#  | Blinking LED counter MSB |

Table 4: FPGA Firmware I/O Configuration

On revision 1 modules, LED1# is mapped to AE8 package pin (instead on LED2#).

### 2.3.2 System Management

A System Management IP core instance is connected to the PS via an AXI bus, in order to monitor the temperature of the device. The temperature threshold for this module is configured to the industrial applications temperature, 85° Celsius.

The constraints provided in the reference design enable FPGA bitstream power-down, when the temperature increases above the threshold. In this case, the PL will be reset, while the ARM processor will still be running.

Depending on the user application, the Mercury+ XU1 SoC module may consume more power than can be dissipated without additional cooling measures; always make sure the MPSoC is adequately cooled by installing a heat sink and/or providing air flow. Temperature control and monitoring is very important in a complex design.

Information that may assist in selecting a suitable heat sink for the Mercury+ XU1 SoC module can be found in the Enclustra Modules Heat Sink Application Note [6].

## 3 **Getting Started**

This section describes the steps required to configure the Mercury+ XU1 SoC module and Mercury+ PE1 base board in order to run the example applications. The section includes information on how to:

- Mount the module and configure the base board
- Generate the FPGA bitstream
- Prepare the software workspace
- Run the software applications

The example applications, including the expected results of running the software, are described in detail in Section 3.6.

### 3.1 Essential Information

#### Warning!

Never mount or remove the Mercury+ XU1 SoC module to or from the Mercury+ PE1 base board while the Mercury+ PE1 base board is powered. Always remove or turn off the power supply before mounting or removing the Mercury+ XU1 SoC module.

#### Warning!

It is possible to mount the Mercury+ XU1 SoC module the wrong way round on the Mercury+ PE1 base board - always check that the mounting holes on the Mercury+ PE1 base board are aligned with the mounting holes of the Mercury+ XU1 SoC module.

The base board and module may be damaged if the module is mounted the wrong way round and powered up.

### Warning!

Depending on the user application, the Mercury+ XU1 SoC module may consume more power than can be dissipated without additional cooling measures; always make sure the MPSoC is adequately cooled by installing a heat sink and/or providing air flow.

### Warning!

Please read carefully the Mercury+ XU1 SoC module and Mercury+ PE1 base board user manuals before proceeding.

Note that when Enclustra MCT [5] is used for MPSoC configuration or flash programming, all other tools that may be connected to the FTDI device (e.g. Vivado Hardware Manager, SDK, UART terminal) must be closed.

### 3.2 Hardware Setup



Figure 2: Mercury+ PE1 Base Board Assembly Drawing (Top View)

| Step | Description                                                                                                                                                                                                              |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | Set the I/O voltage jumpers on the Mercury+ PE1 base board according to label I/O Voltage in Figure 2 (the jumpers are marked with red rectangles):                                                                      |
|      | <ul> <li>VSEL A = 1.8 V (position B)</li> <li>VSEL B = 1.8 V (position B)</li> </ul>                                                                                                                                     |
| 2    | Set the configuration DIP switches on the Mercury+ PE1 base board as follows (see labels <b>CFG A</b> and <b>CFG B</b> in Figure 2):                                                                                     |
|      | <ul> <li>CFG A = [1: OFF, 2: OFF, 3: OFF, 4: ON]</li> <li>CFG B = [1: OFF, 2: OFF, 3: ON, 4: OFF]</li> </ul>                                                                                                             |
| 3    | Mount the Mercury+ XU1 SoC module to the Mercury+ PE1 base board. Make sure that the mounting holes of the Mercury+ XU1 SoC module are aligned with the mounting holes of the Mercury+ PE1 base board before proceeding. |
| 4    | Connect the micro USB cable between your computer and the Mercury+ PE1 base board. Use the micro USB port labeled <b>USBUB</b> in Figure 2.                                                                              |

Continued on next page...

| Step | Description                                                                                                                                                                                                                                                                                                 |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5    | Connect the 12 V DC power supply plug to the power connector of the Mercury+ PE1 base board (see label 12 V DC in Figure 2).                                                                                                                                                                                |
| 6    | Set the power switch of the Mercury+ PE1 base board to ON (see label <b>PWR SW</b> in Figure 2).                                                                                                                                                                                                            |
| 7    | Connect the Xilinx Platform Cable USB to the JTAG connector of the Mercury+ PE1 base board (see label <b>JTAG Xilinx</b> in Figure 2).                                                                                                                                                                      |
|      | Alternatively, JTAG over USB may be used. For this, the FTDI device on the Mercury+ PE1 base board must be configured to Xilinx JTAG mode using Enclustra MCT [5].                                                                                                                                          |
|      | Details on the Xilinx JTAG mode configuration are presented in the Mercury+ PE1 Base Board User Manual [4]                                                                                                                                                                                                  |
| 8    | Open a terminal program on your computer (e.g. Tera Term) and open a serial port connection using the COM port labeled with the higher number from the two newly detected ports.                                                                                                                            |
|      | For issues related to COM ports detection, refer to Section 5.4.                                                                                                                                                                                                                                            |
|      | Configure the UART parameters according to Section 2.2.7.                                                                                                                                                                                                                                                   |
| Note | On the Mercury+ XU1 SoC modules equipped with ES1 (engineering samples 1) MPSoC devices, FPGA configuration and program downloading to the ARM core via JTAG is possible only when PJTAG boot mode is used. On these modules, the examples can be tested without JTAG using the other boot modes available. |

Table 5: Hardware Setup Step-By-Step Guide

### Warning!

Please make sure that a single JTAG adapter is connected to the base board and enabled at a given moment, otherwise the development tools may report errors during JTAG connecting attempts.

### 3.3 FPGA Bitstream Generation

For a fast test of the provided software applications, the pre-generated bitstream included in the binaries directory may alternatively be used, therefore the steps described in this section may be skipped.

The <base\_dir>\binaries directory includes bitstream files for any MPSoC device that may be equipped on the module.

| Description                                                                                                                                                                                                                                        |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Edit the fpga_part variable in scripts\settings.tcl file, according to your MPSoC device. This file includes module name and board information required for the project creation script.                                                           |
| All settings, except for fpga_part should be left on default. The list of options for fpga_part is given in the comments within the Tcl file.                                                                                                      |
| Save the file after editing.                                                                                                                                                                                                                       |
| Start Xilinx Vivado 2018.2 and create the Mercury+ XU1 SoC module reference design project:                                                                                                                                                        |
| 1. Click on the Tcl console at the bottom of the page and type:                                                                                                                                                                                    |
| <ul><li>(a) cd <base_dir> (<base_dir> is the directory in which you extracted the archive contents). Note that you must use / for hierarchy separator, instead of \.</base_dir></base_dir></li><li>(b) source scripts/create_project.tcl</li></ul> |
| 2. Wait for completion                                                                                                                                                                                                                             |
| Run Synthesis, Implementation & Bitstream Generation in Vivado 2018.2:                                                                                                                                                                             |
| <ol> <li>Click on Generate Bitstream from the Flow Navigator bar</li> <li>In the Launch Runs window click OK - this will start automatically the entire implementation process</li> <li>Wait for completion → select View Reports → OK</li> </ol>  |
| 5. Wait for completion — select view Reports — OK                                                                                                                                                                                                  |
| Export the hardware system information (required for the SDK projects):                                                                                                                                                                            |
| 1. File $\rightarrow$ Export $\rightarrow$ Export Hardware<br>2. Enable Include bitstream checkbox                                                                                                                                                 |
| If you want to save the .hdf file to another path than the default location:<br>3. Click on Choose Location $\rightarrow$ Select<br>4. Hit OK                                                                                                      |
|                                                                                                                                                                                                                                                    |

Table 6: FPGA Bitstream Generation Step-By-Step Guide

### 3.4 SDK Workspace Preparation

This section describes how to create and import the software applications. The steps are generic, and apply to all software examples provided in the release archive, along with this document.

The <base\_dir>\SdkExport directory includes pre-generated hardware description files for any MPSoC device that may be equipped on the module.

| Step | Description                                                                                                                                                                                                                                                                                    |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | Start Xilinx SDK 2018.2                                                                                                                                                                                                                                                                        |
|      | 1. Select any workspace (e.g. <base_dir>\workspace)</base_dir>                                                                                                                                                                                                                                 |
| 2    | Create a new board support package (BSP)                                                                                                                                                                                                                                                       |
|      | 1. File $\rightarrow$ New $\rightarrow$ Board Support Package $\rightarrow$ Specify 2. In the New Hardware Project window:                                                                                                                                                                     |
|      | <ul> <li>(a) For Project Name type hw_platform_0</li> <li>(b) For Target Hardware Specification select the .hdf file you exported from Vivado, as described in Section 3.3.         The default location used by Vivado is <br/> <pre></pre></li></ul>                                         |
|      | 3. In the New Board Support Package Project window:                                                                                                                                                                                                                                            |
|      | <ul> <li>(a) For Project Name type standalone_bsp_0</li> <li>(b) For Hardware Platform select hw_platform_0</li> <li>(c) For CPU select psu_cortexa53_0</li> <li>(d) For Compiler select 64-bit</li> <li>(e) For Board Support Package OS select standalone</li> <li>(f) Hit Finish</li> </ul> |
|      | 4. In the Board Support Package Settings window (see Figure 3):                                                                                                                                                                                                                                |
|      | <ul><li>(a) Enable the checkboxes corresponding to the drivers and libraries required in the BSP: xilffs, xilpm, xilsecure</li><li>(b) Hit OK</li></ul>                                                                                                                                        |
| 3    | Create new First Stage Boot Loader application                                                                                                                                                                                                                                                 |
|      | 1. File $\rightarrow$ New $\rightarrow$ Application Project<br>2. In the Application Project window:                                                                                                                                                                                           |
|      | <ul><li>(a) For Project Name type FSBL</li><li>(b) For Board Support Package select Use existing, and select standalone_bsp_0</li><li>(c) Leave the other settings on default values</li><li>(d) Hit Next</li></ul>                                                                            |
|      | 3. In the Templates window:                                                                                                                                                                                                                                                                    |
|      | (a) Select Zynq MP FSBL<br>(b) Hit Finish                                                                                                                                                                                                                                                      |

Continued on next page...

| Step | Description                                                                                                                                                                                                                                                             |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4    | Import the example projects into the workspace (see Figure 4):                                                                                                                                                                                                          |
|      | <ol> <li>File → Import</li> <li>Select General → Existing Projects into Workspace and hit Next</li> <li>For Select root directory choose <base_dir>\software and hit OK</base_dir></li> <li>Enable checkbox Copy projects into workspace</li> <li>Hit Finish</li> </ol> |
| 5    | Build all projects                                                                                                                                                                                                                                                      |
|      | 1. Hit Ctrl-B and wait for completion                                                                                                                                                                                                                                   |

Table 7: SDK Workspace Preparation Step-By-Step Guide



Figure 3: Board Support PackageSettings

### Warning!

For a successful build of the software examples the hardware project must be named "hw\_platform\_0" and that the BSP must be named "standalone\_bsp\_0".



Figure 4: Importing Software Projects

### Warning!

Please note that the software applications may not work properly if they are imported in another software version than the one specified in this document. A solution for such cases is creating a new software project with the sources provided in the reference design.

### Warning!

Please make sure that during import process the checkbox for copying the projects into workspace has been enabled, otherwise the build step will fail due to incorrect file paths.

### 3.5 Running Software Applications

This section describes how to run software applications on the Mercury+ XU1 SoC module. The steps are generic, and apply to all software examples provided in the release archive, along with this document.

In order to execute the applications, the hardware needs to be configured as described in Section 3.2.

| Step | Description                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | Create a run configuration for the application in SDK 2018.2:                                                                                                                                                                                                                                                                                                                                                                                        |
|      | <ol> <li>Run → Run Configurations</li> <li>Right-click Xilinx C/C++ application (System Debugger) and hit New or double-click on Xilinx C/C++ application (System Debugger)</li> <li>Enter a run configuration name in the Name field (e.g. HelloWorld)</li> <li>Target Setup tab (see Figure 5):</li> </ol>                                                                                                                                         |
|      | <ul> <li>(a) For Hardware Platform select hw_platform_0</li> <li>(b) For Bitstream file field, hit Search</li> <li>(c) Select system_top.bit and hit OK</li> <li>(d) In the Initialization file field, hit Search</li> <li>(e) Select psu_init.tcl and hit OK</li> <li>(f) For FPGA Device and PS Device, use Auto Detect option</li> <li>(g) Enable checkboxes Reset entire system, Reset APU, Program FPGA, Run psu_init and PL Powerup</li> </ul> |
|      | <ul> <li>5. Application tab:</li> <li>(a) Enable psu_cortexa53_0 checkbox</li> <li>(b) In the Project Name field click browse and select an application (e.g. HelloWorld)</li> <li>(c) In the Application field click search and select an .elf file (e.g. HelloWorld.elf)</li> <li>(d) Enable Reset processor checkbox</li> <li>(e) Hit Apply</li> </ul>                                                                                            |
| 2    | Start the application by clicking the Run button.                                                                                                                                                                                                                                                                                                                                                                                                    |
|      | This method of starting the application resets the entire system, executes the required initialization for the PS, powers up the PL, configures the FPGA with the specified bitstream and downloads the application program to the ARM processor.                                                                                                                                                                                                    |
|      | In some test setup cases it was observed that the SDK tool was not able to start a second run session without a hardware reset. If required, power off and on the base board and restart the run configuration.                                                                                                                                                                                                                                      |
|      | For issues related to JTAG, refer to Section 5.3.                                                                                                                                                                                                                                                                                                                                                                                                    |

Table 8: Running an Application Step-By-Step Guide



Figure 5: Run Configurations Settings

After the FPGA is successfully configured, the **DONE** LED should be lit.

### 3.6 Embedded Software

This section describes the software examples and the expected UART output while running these applications.

#### 3.6.1 **General**

The Mercury+ XU1 SoC module reference design comes with a number of example applications, which show how to initialize the peripheral controllers and how to access the external devices. All of them are bare-metal applications that are executed in the DDR SDRAM memory.

The applications included are a Hello World example, an I2C test that reads and prints out the module and board configuration, a flash test which checks the QSPI flash memory available on the Mercury+ XU1 SoC module, and a memory test that checks the DDR SDRAM memory available on the module.

An additional section is included to describe how to create the First Stage Boot Loader (FSBL) application. This application is required during the process of creating a boot image for the module.

The procedure of importing, creating and building the example applications is explained in Sections 3.4 and 3.5.

### 3.6.2 Hello World Application

The Hello World application is a very simple application, which is used to demonstrate all the required steps for getting a bare-metal application running on the Mercury+ XU1 SoC module.

The Hello World application prints "Hello World x" for twenty times, while x is incremented by one at every iteration. Figure 6 shows the UART output of the Hello World application.

```
== Enclustra Hello Horld Example ==
Hello Horld D
Hello Horld 1
Hello Horld 2
Hello Horld 3
Hello Horld 4
Hello Horld 5
Hello Horld 6
Hello Horld 7
Hello Horld 8
Hello Horld 9
Hello Horld 10
Hello Horld 11
Hello Horld 12
Hello Horld 13
Hello Horld 14
Hello Horld 15
Hello Horld 16
Hello Horld 17
Hello Horld 18
Hello Horld 19
Goodbye...
```

Figure 6: Hello World Application UART Output

### 3.6.3 I2C Example Application

The I2C example application demonstrates the configuration and use of the I2C controller on the Mercury+ XU1 SoC module.

The I2C example application reads the module configuration data from the secure EEPROM on the Mercury+ XU1 SoC module, as well as voltage and current information from the system monitor present on the Mercury+ PE1 base board.

The module configuration includes: module type, serial number, DDR SDRAM and flash memory sizes, and first MAC address. The MAC addresses can be used by the user to configure the Ethernet MAC.

Figure 7 shows the UART output of the I2C application.

```
== Enclustra I2C test ==
EEPROH:
    Module type
                                              Hercury+ XV1
    Revision
    Serial number
MAC Address D
                                               119281
                                               20:B0:F7:03:A3:E2
    MPSoC type
MPSoC speed grade
                                              Xilinx Zynq UltraScale+ XCZU9EG ES
                                               Extended
    Temperature grade
    Pouer grade
Gigabit Ethernet port count
                                               Normal
    Real-time clock equipped
                                               Νo
   USB 2.0 port count
DDR4 ECC RAM size (GB)
    QSPI flash size (MB)
eMMC flash size (GB)
                                              64
System Monitor:
VMON_12V
                         Voltage = 11556 нV
    VMON_3V3
VMON_OUT_A
                         Voltage = 3305 mV
Voltage = 2598 mV
    VHON_OUT_B
VHON_CS_HOD
VHON_CS_3V3
                         Voltage = 1791 nV
Current = 587 nA
Current = 57 nA
                         Voltage = 5008 mV
    VHON 5V
== End of test ==
```

Figure 7: I2C Example Application UART Output

### 3.6.4 Memory Test Application

The memory test application performs several tests on the DDR memory present on the Mercury+ XU1 SoC module. A quick simple test and a detailed full test are executed.

The simple test is run on a bigger part of the memory and checks that the sequential incrementing of the address and writing values to the memory works as expected. The full test uses several writing patterns on two different parts of the memory, then reads the values and compares the results. This test is performed on a smaller part of the memory.

Figure 8 shows the UART output of the memory test application. Note that the starting address and the memory size configured for the test depend on the module and on the application settings.

Please note that depending on the DDR memory controller speed, memory cache enable and on the test size, the memory test may take several minutes to complete.

```
= Enclustra Меноту Test ==
Testing 4MB @ Address 0xC0100000 (full test)
Loop 1/1:
  Stuck Address
  Random Value
  Compare XOR
                     : ok
  Compare SUB
                     : ok
  Compare MUL
Compare DIV
                     : ok
                      : ok
  Compare OR
  Compare AND
                      : ok
  Sequential Increment: .....ok
  Solid Bits
                     : .....oķ
  Block Sequential
  Checkerboard
  Bit Spread
Bit Flip
                      : ....ok
                      : .....ok
  Halking Ones
Halking Zeroes
                     : .....ok
                      : .....ok
  8-bit Ĥrites
                     : ok
  16-bit Writes
                      : ok
Testing 255MB @ Address 0xC0100000 (quick test)
Loop 1/2:
  Sequential Increment: .....ok
  Sequential Increment: .....ok
= Test finished, no errors occurred ==
```

Figure 8: Memory Test Application - UART Output Example (addresses and test sizes may vary)

### 3.6.5 Flash Test Application

The flash test application is based on the Xilinx SPI controller driver example and performs a write/read-back test of one sector starting at a specific address of the QSPI flash memory. The application initializes the SPI and the interrupt controller and includes read, write and erase functions that show how to access the flash memory on the Mercury+ XU1 SoC module using the Xilinx SPI controller.

Figure 9 shows the UART output of the flash test application.

```
-- QSPI FLASH Interrupt Example Test --

Cfg Init done, Baseaddress: OxFFOFO100

Flash connection mode : O

where O - Single; 1 - Stacked; 2 - Parallel

FCTIndex: 6

ReadCnd: Ox6C, WriteCnd: Ox2, StatusCnd: Ox5, FSRFlag: O

-- Successfully ran QSPI FLASH Interrupt Example Test --
```

Figure 9: Flash Test Application UART Output

### 3.6.6 First Stage Boot Loader (FSBL) Application

The First Stage Boot Loader application is used in the boot image creation process described in Section 4.1.1. It is not used as an independent application. Section 3.4 describes the required steps for FSBL project generation.

# **4 Boot Configurations**

Once a software application has been developed and tested, this can be used to build a boot image for the module.

The boot image contains the FSBL, the bitstream for programming the PL, and the software bare-metal application.

In order to use a software application for the boot image, the code must be mapped for execution from the external DDR memory. If the program is mapped to the on-chip memory, it will overwrite the boot loader during execution. The example applications in the reference design are mapped for execution from the DDR memory by default.

For a fast test of the boot configurations, the pre-generated .bin images included in the <base\_dir>\binaries directory may be used for boot, instead of rebuilding the image. You need to select the file corresponding to the MPSoC device that is equipped on the module.

### 4.1 QSPI Flash Boot

### 4.1.1 Generating the Image Files

| Step | Description                                                                                                                                    |
|------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | Create the boot image from Xilinx SDK 2018.2 (see Figure 10):                                                                                  |
|      | 1. Right click on the application in the Project Explorer 2. Select Create Boot Image $\to$ Select Zynq MP for Architecture $\to$ Create Image |
|      | An image will be created in <workspace>\<app_name>\bootimage\BOOT.bin.</app_name></workspace>                                                  |

Table 9: Generating the Image Files for QSPI Flash Boot Mode Step-by-Step Guide



Figure 10: Create Zynq Boot Image Settings

### 4.1.2 Preparing the Hardware

| Step | Description                                                                                                                                 |
|------|---------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | Set the power switch of the Mercury+ PE1 base board to OFF/PCIe (see label <b>PWR SW</b> in Figure 2).                                      |
| 2    | Disconnect all USB cables from the Mercury+ PE1 base board.                                                                                 |
| 3    | Set the configuration DIP switches on the Mercury+ PE1 base board as follows (see labels <b>CFG A</b> and <b>CFG B</b> in Figure 2):        |
|      | <ul> <li>CFG A = [1: OFF, 2: OFF, 3: OFF, 4: ON]</li> <li>CFG B = [1: OFF, 2: OFF, 3: ON, 4: OFF]</li> </ul>                                |
| 4    | Connect the micro USB cable between your computer and the Mercury+ PE1 base board. Use the micro USB port labeled <b>USBUB</b> in Figure 2. |
| 5    | Set the power switch of the Mercury+ PE1 base board to ON (see label <b>PWR SW</b> in Figure 2).                                            |

Table 10: Preparing the Hardware for QSPI Flash Boot Mode Step-by-Step Guide

### 4.1.3 Programming the QSPI Flash

| Step | Description                                                                                                                                                                                                                                                                                                                                                                                                     |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | Open Xilinx SDK 2018.2:                                                                                                                                                                                                                                                                                                                                                                                         |
|      | <ol> <li>Xilinx Tools → Program Flash</li> <li>In Program Flash Memory window (see Figure 11):         <ul> <li>(a) For Image File select the boot image generated as described in Section 4.1.1</li> <li>(b) For FSBL File select the FSBL binary generated as described in Section 3.4</li> <li>(c) For Flash Type select qspi_single</li> <li>(d) Hit Program and wait for completion</li> </ul> </li> </ol> |
|      | The settings in the pictures are for reference only. Note that the configuration file must be selected according to your application.                                                                                                                                                                                                                                                                           |
|      | Some Vivado tool versions support QSPI flash programming only in JTAG boot mode. Please check the Mercury+ XU1 SoC module and the Mercury+ PE1 base board user manuals for details on how to configure this boot mode. If this is not available, please use one of the alternative methods.                                                                                                                     |
| 2*   | <b>Optional</b> - if SDK returns errors during flash programming or if the system does not boot properly, another option is to use Vivado 2018.2 to program the QSPI flash.                                                                                                                                                                                                                                     |
|      | <ol> <li>Flow → Open Hardware Manager</li> <li>Click on Open target → Auto Connect</li> <li>Right click on the corresponding FPGA device in the left bar → Add Configuration Memory Device (see Figure 12)</li> </ol>                                                                                                                                                                                           |
|      | <ul> <li>(a) For Select Configuration Memory Part choose the memory part according to the Mercury+ XU1 SoC Module User Manual [3], part type single.         This is in most cases s25fl512s-qspi-x4-single.     </li> <li>(b) Hit OK</li> </ul>                                                                                                                                                                |
|      | 4. In Program Configuration Memory Device window (see Figure 13):                                                                                                                                                                                                                                                                                                                                               |
|      | <ul> <li>(a) For Configuration file select the boot image generated as described in Section 4.1.1</li> <li>(b) For Zynq FSBL select the FSBL binary generated as described in Section 3.4</li> <li>(c) In Program Operations section:</li> </ul>                                                                                                                                                                |
|      | <ul> <li>For Address Range select Entire Configuration Memory Device</li> <li>Enable checkboxes Erase, Program and Verify</li> <li>Hit OK and wait for completion</li> </ul>                                                                                                                                                                                                                                    |
|      | The settings in the pictures are for reference only. Note that the memory part and the configuration file must be selected according to your application.                                                                                                                                                                                                                                                       |
|      | Some Vivado tool versions support QSPI flash programming only in JTAG boot mode. Please check the Mercury+ XU1 SoC module and the Mercury+ PE1 base board user manuals for details on how to configure this boot mode. If this is not available, please use one of the alternative methods.                                                                                                                     |
| 3*   | <b>Optional</b> - alternatively, Enclustra Module Configuration Tool (MCT) [5] can be used to program the QSPI flash.                                                                                                                                                                                                                                                                                           |
|      | The method presented below is available starting with modules revision 2.                                                                                                                                                                                                                                                                                                                                       |

Continued on next page...



Table 11: Programming the QSPI Flash for QSPI Flash Boot Mode Step-by-Step Guide



Figure 11: QSPI Flash Programming Settings in SDK



Figure 12: QSPI Flash Programming Settings in Vivado - Adding the Memory Device



Figure 13: QSPI Flash Programming Settings in Vivado

#### Warning!

Some Vivado and SDK tool versions are reporting problems when configuring certain MPSoC devices or when using particular boot modes. Please try different tool versions and check the Xilinx documentation and forums for help on the reported issue.

### 4.1.4 Booting from the QSPI Flash

| Step | Description                                                                                                                                                                                                                                                     |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | Set the power switch of the Mercury+ PE1 base board to OFF/PCle (see label <b>PWR SW</b> in Figure 2).                                                                                                                                                          |
| 2    | Enable the QSPI flash boot mode by setting the configuration DIP switches on the Mercury+PE1 base board as follows (see labels <b>CFG A</b> and <b>CFG B</b> in Figure 2):  • CFG A = [1: ON, 2: OFF, 3: OFF, 4: ON]  • CFG B = [1: OFF, 2: OFF, 3: ON, 4: OFF] |
| 3    | Set the power switch of the Mercury+ PE1 base board to ON (see label <b>PWR SW</b> in Figure 2).                                                                                                                                                                |
| 4    | If you want to reload the configuration, press the power-on reset button (see label <b>POR</b> in Figure 2) and release it after a second.                                                                                                                      |

Table 12: Booting from the QSPI Flash Step-by-Step Guide

### 4.2 SD Card Boot

### 4.2.1 Generating the Image Files

Please refer to Section 4.1.1 describing the steps required to generate a boot image.

### 4.2.2 Preparing the Hardware

| Step | Description                                                                                                                                                                        |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | Set the power switch of the Mercury+ PE1 base board to OFF/PCIe (see label <b>PWR SW</b> in Figure 2).                                                                             |
| 2    | Enable the SD card boot mode (default) by setting the configuration DIP switches on the Mercury+ PE1 base board as follows (see labels <b>CFG A</b> and <b>CFG B</b> in Figure 2): |
|      | <ul> <li>CFG A = [1: OFF, 2: OFF, 3: OFF, 4: ON]</li> <li>CFG B = [1: OFF, 2: OFF, 3: ON, 4: OFF]</li> </ul>                                                                       |

Table 13: Preparing the Hardware for SD Card Boot Mode Step-by-Step Guide

### 4.2.3 Programming the SD Card

| Step | Description                                                                                                                                                                                                                                                                                                                   |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | Write the Xilinx SD card boot image to the SD card                                                                                                                                                                                                                                                                            |
|      | <ol> <li>Insert the SD card into the SD card slot of your computer</li> <li>Copy the boot image generated for your application from <workspace>\<app_name>\bootimage\BOOT.bin to your SD card (directly in the root directory).</app_name></workspace></li> <li>Note that the name of the image must be preserved.</li> </ol> |

Table 14: Programming the SD Card for SD Card Boot Mode Step-by-Step Guide

### 4.2.4 Booting from the SD Card

| Step | Description                                                                                                     |
|------|-----------------------------------------------------------------------------------------------------------------|
| 1    | Insert the SD card into the SD card slot of the Mercury+ PE1 base board (see label <b>SD Card</b> in Figure 2). |
| 2    | Set the power switch of the Mercury+ PE1 base board to ON (see label <b>PWR SW</b> in Figure 2).                |

Table 15: Booting from the SD Card Step-by-Step Guide

# 5 Troubleshooting

### 5.1 Vivado Issues

- If the changes in the block design (including licenses for special IPs) are not propagated into implementation, open the Hierarchy tab in Vivado and regenerate the block design files:
  - 1. Right click on the block design file (.bd)
  - 2. Click on Reset Output Products → Reset
  - 3. Click on Generate Output Products  $\rightarrow$  Generate  $\rightarrow$  OK

### 5.2 SDK Runtime Exceptions

- If the SDK reports runtime exceptions while downloading a program to memory, the following steps should be followed:
  - 1. Close SDK
  - 2. Shutdown any javaw, eclipse or xmd processes in Windows Task Manager
  - 3. Power off the Mercury+ XU1 SoC module
  - 4. Restart SDK and power on the Mercury+ XU1 SoC module

### 5.3 JTAG Connection Issues

- If the JTAG cable is not detected, the following steps should be followed:
  - 1. Make sure that the hardware configuration is made according to Section 3.2
  - 2. Check that only one JTAG adapter is active and connected to the hardware at a given moment. Make sure that you are not using both built-in JTAG and Xilinx Platform Cable USB. More information on the Xilinx JTAG mode configuration on the Mercury+ PE1 base board can be retrieved from the base board user manual [4].
  - 3. If built-in JTAG is used, check that the FTDI device is configured to Xilinx JTAG mode. This can be done using the Enclustra MCT software [5].
  - 4. Remove the USB connection and power supply from the Mercury+ PE1 base board and close SDK
  - 5. Reconnect the USB and power supply and start SDK again
  - 6. If built-in JTAG is used, check for UART connection issues (refer to Section 5.4)
  - 7. Reboot the computer if the problem persists

### 5.4 UART Connection Issues

- If the computer is not able to recognize the USB UART on the Mercury+ PE1 base board:
  - 1. Check that the USB cable is connected properly
  - 2. Check that the FTDI VCP drivers are installed
    - (a) Open Device Manager
    - (b) Universal Serial Bus controllers  $\to$  USB Serial Converter A/B  $\to$  Properties  $\to$  Advanced tab  $\to$  enable Load VCP checkbox
    - (c) Reboot the computer if the COM port is still not detected
  - 3. Reinstall the FTDI drivers if the problem persists
- If the computer does not output any character in the terminal program:
  - 1. Check that the FTDI device is set to UART mode:
    - (a) Download and open FT\_Prog utility (this is a third party tool offered by the FTDI company to configure FTDI devices)
    - (b) DEVICES  $\rightarrow$  Scan and Parse
    - (c) Check that for Port A and B the RS232 UART property is true

- 2. Check that the baud rate for the UART in the block design matches the baud rate set in the terminal program
- 3. Make sure that Enclustra MCT software is not open. After closing it, unplug and plug in again the USB cable corresponding to the UART communication.

### **List of Figures**

| 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13             | Board Support PackageSettings Importing Software Projects Run Configurations Settings Hello World Application UART Output I2C Example Application UART Output Memory Test Application - UART Output Example (addresses and test sizes may vary) Flash Test Application UART Output Create Zynq Boot Image Settings                                                                                                                                                                                                                                                                        | 11<br>15<br>16<br>18<br>19<br>20<br>21<br>21<br>24<br>26<br>27 |  |
|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|--|
| List of                                                                       | Tables                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                |  |
| 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15 | FPGA Bitstream Generation Step-By-Step Guide  SDK Workspace Preparation Step-By-Step Guide  Running an Application Step-By-Step Guide  Generating the Image Files for QSPI Flash Boot Mode Step-by-Step Guide  Preparing the Hardware for QSPI Flash Boot Mode Step-by-Step Guide  Programming the QSPI Flash for QSPI Flash Boot Mode Step-by-Step Guide  Booting from the QSPI Flash Step-by-Step Guide  Preparing the Hardware for SD Card Boot Mode Step-by-Step Guide  Programming the SD Card for SD Card Boot Mode Step-by-Step Guide  Booting from the SD Card Step-by-Step Guide | 8<br>9<br>12<br>13<br>15<br>17<br>23<br>24<br>26<br>28         |  |
| References                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                |  |

### R

- [1] Vivado Design Suite User Guide, Embedded Processor Hardware Design, UG898, Xilinx, 2016
- [2] Zynq UltraScale+ MPSoC: Embedded Design Tutorial, A Hands-On Guide to Effective Embedded System Design, UG1209, Xilinx, 2017
- [3] Mercury+ XU1 SoC Module User Manual
  - $\rightarrow$  Ask Enclustra for details
- [4] Mercury+ PE1 Base Board User Manual
- $\rightarrow$  Ask Enclustra for details
- [5] Enclustra Module Configuration Tool (MCT)
  - → Ask Enclustra for details
- [6] Enclustra Modules Heat Sink Application Note
  - → Ask Enclustra for details