## ECE3300L Lab1 Group H Report (Sherwin Sathish & Mohamed Hamida)

#### **SCHEMATIC(2x4):**



This schematic illustrates a 2x4 decoder with the enable as well. There are buffers for the inputs and outputs. There are 12 input and output ports that were addressed in the constraint file (with the inputs being switches and the outputs being LEDs) as shown below:

#### Xdc for 3x8:

```
##Switches
```

set\_property -dict { PACKAGE\_PIN J15 IOSTANDARD LVCMOS33 } [get\_ports { i[0] }]; #IO\_L24N\_T3\_RS0\_15 Sch=sw[0]

#set\_property -dict { PACKAGE\_PIN L16 IOSTANDARD LVCMOS33 } [get\_ports { SW[1] }];

#IO L3N T0 DQS EMCCLK 14 Sch=sw[1]

set\_property -dict { PACKAGE\_PIN M13 | IOSTANDARD LVCMOS33 } [get\_ports { i[1] }];

#IO L6N T0 D08 VREF 14 Sch=sw[2]

#set\_property -dict { PACKAGE\_PIN\_R15 | IOSTANDARD LVCMOS33 } [get\_ports { SW[3] }];

#IO\_L13N\_T2\_MRCC\_14 Sch=sw[3]

set\_property -dict { PACKAGE\_PIN R17 | IOSTANDARD LVCMOS33 } [get\_ports { i[2] }]; #IO\_L12N\_T1\_MRCC\_14 | Sch=sw[4]

#set\_property -dict { PACKAGE\_PIN T18 IOSTANDARD LVCMOS33 } [get\_ports { SW[5] }]; #IO\_L7N\_T1\_D10\_14
Sch=sw[5]

set\_property -dict { PACKAGE\_PIN U18 IOSTANDARD LVCMOS33 } [get\_ports { e }]; #IO\_L17N\_T2\_A13\_D29\_14 Sch=sw[6]

## LEDs

set\_property -dict { PACKAGE\_PIN H17 IOSTANDARD LVCMOS33 } [get\_ports { p[0] }]; #IO\_L18P\_T2\_A24\_15 Sch=led[0]

#set\_property -dict { PACKAGE\_PIN K15 | IOSTANDARD LVCMOS33 } [get\_ports { LED[1] }];

#IO\_L24P\_T3\_RS1\_15 Sch=led[1]

 $set\_property - dict \{ PACKAGE\_PIN J13 \ IOSTANDARD \ LVCMOS33 \} [get\_ports \{ p[1] \}]; \#IO\_L17N\_T2\_A25\_15 \\ Sch=led[2]$ 

#set\_property -dict { PACKAGE\_PIN N14 IOSTANDARD LVCMOS33 } [get\_ports { LED[3] }]; #IO\_L8P\_T1\_D11\_14 Sch=led[3]

```
set_property -dict { PACKAGE_PIN R18 IOSTANDARD LVCMOS33 } [get_ports { p[2] }]; #IO_L7P_T1_D09_14
Sch=led[4]
#set property -dict { PACKAGE PIN V17 | IOSTANDARD LVCMOS33 } [get ports { LED[5] }];
#IO L18N T2 A11 D27 14 Sch=led[5]
set property -dict { PACKAGE PIN U17 IOSTANDARD LVCMOS33 } [get ports { p[3] }];
#IO L17P T2 A14 D30 14 Sch=led[6]
#set_property -dict { PACKAGE_PIN U16 IOSTANDARD LVCMOS33 } [get_ports { LED[7] }];
#IO L18P T2 A12 D28 14 Sch=led[7]
set property -dict { PACKAGE PIN V16 IOSTANDARD LVCMOS33 } [get ports { p[4] }];
#IO L16N T2 A15 D31 14 Sch=led[8]
#set_property -dict { PACKAGE_PIN T15 | IOSTANDARD LVCMOS33 } [get_ports { LED[9] }];
#IO L14N T2 SRCC 14 Sch=led[9]
set_property -dict { PACKAGE_PIN U14 IOSTANDARD LVCMOS33 } [get_ports { p[5] }];
#IO L22P T3 A05 D21 14 Sch=led[10]
#set property -dict { PACKAGE PIN T16 | IOSTANDARD LVCMOS33 } [get ports { LED[11] }];
#IO L15N T2 DQS DOUT CSO B 14 Sch=led[11]
set_property -dict { PACKAGE_PIN V15 | IOSTANDARD LVCMOS33 } [get_ports { p[6] }]; #IO_L16P_T2_CSI_B_14
Sch=led[12]
#set_property -dict { PACKAGE_PIN V14 | IOSTANDARD LVCMOS33 } [get_ports { LED[13] }];
#IO L22N T3 A04 D20 14 Sch=led[13]
set property -dict { PACKAGE PIN V12 IOSTANDARD LVCMOS33 } [get ports { p[7] }];
#IO L20N T3 A07 D23 14 Sch=led[14]
#set property -dict { PACKAGE PIN V11 | IOSTANDARD LVCMOS33 } [get ports { LED[15] }];
#IO L21N T3 DQS A06 D22 14 Sch=led[15]
```

#### **Code Detail:**

#### DECO.v:

#### **Endmodule**

The purpose of the DECO.v file is to create a 2x4 decoder by using not & and gates. In the module the input, enable, and output are defined. A wire is created for the initial inputs reaching

the and gates. The schematic is created by the not() & and() functions. The \_neg represents when the value for that particular input is 0. Ex: in0\_neg=0 and i[0]=1. The not & and combination is based of the picture below:



| Inputs |   |   | Outputs        |                |                |                  |  |  |
|--------|---|---|----------------|----------------|----------------|------------------|--|--|
| EN     | Α | В | Y <sub>3</sub> | Y <sub>2</sub> | Y <sub>1</sub> | $\mathbf{Y}_{0}$ |  |  |
| 0      | × | × | 0              | 0              | 0              | 0                |  |  |
| 1      | 0 | 0 | 0              | 0              | 0              | 1                |  |  |
| 1      | 0 | 1 | 0              | 0              | 1              | 0                |  |  |
| 1      | 1 | 0 | 0              | 1              | 0              | 0                |  |  |
| 1      | 1 | 1 | 1              | 0              | 0              | 0                |  |  |

There is an enable as well that is accounted for, the truth table is what determines what is inside the and functions.

## DECO tb.v:

```
module DECO_tb(
  );
  reg [1:0]in_tb;
  reg en_tb;
  wire [3:0]out_tb;
 DECO COMP_1 (
  .in(in_tb),
                          // Enable Input
  .en(en_tb),
  .out(out_tb) // Output 1
  );
  initial
       begin: TST1
         in_tb[0] = 1'b0;
         in_tb[1] = 1'd0;
         en_tb = 0;
        #10
         in_tb[0] = 1'b0;
         in tb[1] = 1'd0;
         en_tb = 1;
         #10
         in_tb[0] = 1'd1;
         in_tb[1] = 1'd0;
         en_tb = 1;
         in_tb[0] = 1'd0;
         in tb[1] = 1'd1;
         en_tb = 1;
       #10
         in_tb[0] = 1'd1;
         in_tb[1] = 1'd1;
         en_tb = 1;
       #1000
       $finish;
       end
```

endmodule

This code basically instantiates the new created variables by calling the previous class and creating a list of signals to connect to the component. Then with various different values the previous code is tested with these values. Hence, this is how the 2x4 is tested.

## Xdc for 3x8: ##Switches set property -dict { PACKAGE PIN J15 | IOSTANDARD LVCMOS33 } [get ports { i[0] }]; #IO L24N T3 RS0 15 Sch=sw[0] #set property -dict { PACKAGE PIN L16 | IOSTANDARD LVCMOS33 } [get ports { SW[1] }]; #IO L3N T0 DQS EMCCLK 14 Sch=sw[1] set property -dict { PACKAGE PIN M13 | IOSTANDARD LVCMOS33 } [get ports { i[1] }]; #IO\_L6N\_T0\_D08\_VREF\_14 Sch=sw[2] #set property -dict { PACKAGE PIN R15 | IOSTANDARD LVCMOS33 } [get ports { SW[3] }]; #IO\_L13N\_T2\_MRCC\_14 Sch=sw[3] set property -dict { PACKAGE PIN R17 | IOSTANDARD LVCMOS33 } [get ports { i[2] }]; #IO L12N T1 | MRCC | 14 Sch=sw[4] #set property -dict { PACKAGE PIN T18 IOSTANDARD LVCMOS33 } [get ports { SW[5] }]; #IO L7N T1 D10 14 Sch=sw[5] set property -dict { PACKAGE PIN U18 | IOSTANDARD LVCMOS33 } [get ports { e }]; #IO L17N T2 A13 D29 14 Sch=sw[6] ## LEDs set\_property -dict { PACKAGE\_PIN H17 | IOSTANDARD LVCMOS33 } [get\_ports { p[0] }]; #IO\_L18P\_T2\_A24\_15 #set property -dict { PACKAGE PIN K15 | IOSTANDARD LVCMOS33 } [get ports { LED[1] }]; #IO L24P T3 RS1 15 Sch=led[1] set\_property -dict { PACKAGE\_PIN J13 IOSTANDARD LVCMOS33 } [get\_ports { p[1] }]; #IO\_L17N\_T2\_A25\_15 Sch=led[2] #set\_property -dict { PACKAGE\_PIN N14 | IOSTANDARD LVCMOS33 } [get\_ports { LED[3] }]; #IO\_L8P\_T1\_D11\_14 Sch=led[3] set property -dict { PACKAGE PIN R18 IOSTANDARD LVCMOS33 } [get ports { p[2] }]; #IO L7P T1 D09 14 Sch=led[4] #set property -dict { PACKAGE PIN V17 | IOSTANDARD LVCMOS33 } [get ports { LED[5] }]; #IO L18N T2 A11 D27 14 Sch=led[5] set\_property -dict { PACKAGE\_PIN U17 IOSTANDARD LVCMOS33 } [get\_ports { p[3] }]; #IO L17P T2 A14 D30 14 Sch=led[6] #set\_property -dict { PACKAGE\_PIN\_U16\_IOSTANDARD\_LVCMOS33 } [get\_ports { LED[7] }]; #IO L18P T2 A12 D28 14 Sch=led[7] set property -dict { PACKAGE PIN V16 IOSTANDARD LVCMOS33 } [get ports { p[4] }]; #IO L16N T2 A15 D31 14 Sch=led[8] #set property -dict { PACKAGE PIN T15 | IOSTANDARD LVCMOS33 } [get ports { LED[9] }]; #IO L14N T2 SRCC 14 Sch=led[9] set\_property -dict { PACKAGE\_PIN U14 | IOSTANDARD LVCMOS33 } [get\_ports { p[5] }]; #IO L22P T3 A05 D21 14 Sch=led[10] #set\_property -dict { PACKAGE\_PIN T16 | IOSTANDARD LVCMOS33 } [get\_ports { LED[11] }]; #IO\_L15N\_T2\_DQS\_DOUT\_CSO\_B\_14 Sch=led[11] set\_property -dict { PACKAGE\_PIN V15 | IOSTANDARD LVCMOS33 } [get\_ports { p[6] }]; #IO\_L16P\_T2\_CSI\_B\_14 Sch=led[12] #set property -dict { PACKAGE PIN V14 | IOSTANDARD LVCMOS33 } [get ports { LED[13] }]; #IO\_L22N\_T3\_A04\_D20\_14 Sch=led[13] set\_property -dict { PACKAGE\_PIN V12 IOSTANDARD LVCMOS33 } [get\_ports { p[7] }];

For the xdc, just uncomment the parts you're using and match the name with the .v file you want to test.

#set\_property -dict { PACKAGE\_PIN V11 IOSTANDARD LVCMOS33 } [get\_ports { LED[15] }];

#IO\_L20N\_T3\_A07\_D23\_14 Sch=led[14]

#IO\_L21N\_T3\_DQS\_A06\_D22\_14 Sch=led[15]

## **GenvarDECO.v:**

```
`timescale 1ns / 1ps
```

```
module GenvarDECO #(parameter n=3)
  input[2:0]i,
  input e,
  output[7:0]p
);
 wire[1:0] temp;
genvar j;
generate
for(j=1; j<n; j=j+1)
  begin
      DECO UNIT (
        .in(i[1:0]),
        .out(p[(3+((j-1)*4)):((j-1)*4)]),
        .en(temp[j-1])
             );
  end
endgenerate
 assign temp[0] = \sim i[2];
 assign temp[1]=i[2];
endmodule
```

This code creates a 3x8 decoder by calling the previous decoder twice and by using the temp wire to establish connections. To start off we create an input and output that matches the desired length of the decoder so 3x8 in this case. The temp wire is created because we are using a 2x4 decoder to connect to 2 2x4 decoders to have the end result be a 3x8. The for loop creates two decoders that use 2 new inputs and 8 new outputs, but there needs to be one more input ,which is the enable. Here the enable is the wire from the i[2] output of our original decoder to the two new decoders. This is why for the assign there's ~i[2] and i[2] because there are two different outputs for the original decoder as a whole for that i[2] input. This establishes the connection and creates the 3x8 decoder, the parameter is used to control the for loop.

# **GenvarDECO\_tb.v:**

```
module GenvarDECO_tb
  #(parameter s=8)
  (
  );
  reg [2:0] i_tb;
  reg e_tb;
  wire[7:0] p_tb;
 GenvarDECO
 #(
     .n(s)
  GenvarDECO_TB
  .i(i_tb),
  .e(e_tb),
  .p(p_tb)
);
  initial
    begin:TSTB
    e_tb=1;
    i_tb=6;
     #100
     $finish;
     end
```

#### endmodule

This testbench tests the values for the previous nbit class. The parameter and the testbench variable are instantiated then tested.

# 4x16 decoder

`timescale 1ns / 1ps

```
module GenvarDECO #(parameter n=4)
  input[3:0]i,
  input e,
  output[15:0]p
);
 wire[3:0] temp;
 DECO UN (
       .in(i[3:2]),
       .out(temp[3:0]),
       //.en(1)
       .en(1)
      );
genvar j;
generate
for(j=0; j<n; j=j+1)
  begin
      DECO UNIT (
       .in(i[1:0]),
       .out(p[(3+((j)*4)):((j)*4)]),
       .en(temp[j])
      );
  end
endgenerate
endmodule
```

`timescale 1ns / 1ps module GenvarDECO\_tb #(parameter s=16)

```
(
  );
  reg [3:0] i_tb;
  reg e_tb;
  wire[15:0] p_tb;
 GenvarDECO
 #(
     .n(s)
 GenvarDECO_TB
  .i(i_tb),
  .e(e_tb),
  .p(p_tb)
);
  initial
     begin:TSTB
     e_tb=1;
     i_tb[0]=0;
    i_tb[1]=0;
    i_tb[2]=0;
     i_tb[3]=0;
     #10
     i_tb[0]=1;
    i_tb[1]=0;
     i_tb[2]=0;
     i_tb[3]=0;
     #10
     i_tb[0]=0;
     i_tb[1]=1;
    i_tb[2]=0;
    i_tb[3]=1;
     #10
     i_tb[0]=1;
     i_tb[1]=0;
     i_tb[2]=1;
     i_tb[3]=1;
     #10
    i_tb[0]=1;
    i_tb[1]=1;
     i_tb[2]=1;
     i_tb[3]=1;
     #100
     $finish;
     end
```

The logic for the 4x16 is basically the same as the 3x8 except there are double the outputs, but only one more input. So all the outputs from the original decoder have to be used as an enable for the 4 new decoders created. The for loop establishes the wire connections necessary for a 4x16 decoder.

## **Corner Cases/Error:**

One of the corner cases we had was that we already built the initial 3x8 nbits code:

```
module GenvarDECO #(parameter n=3)
  input[2:0]i,
  input e.
  output[7:0]p
 wire[1:0] temp;
genvar j;
generate
for(j=1; j<n; j=j+1)
  begin
      DECO UNIT (
       .in(i[1:0]),
       .out(p[(3+((j-1)*4)):((j-1)*4)]),
       .en(temp[j-1])
            );
  end
endgenerate
 assign temp[0] = \sim i[2];
 assign temp[1]=i[2];
endmodule
```

The corner case problem was that we needed to fix the code to test the parameters of the 4x16 decoder. This code uses wire temp to connect to the input of the first 2x4 decoder (i[2]), which then acts as an enable for the 2 new 2x4 decoders. That's why .en(temp[j-1]) is there to make this connection. This code is only built for 3x8, but not 4x16. The correct code is shown below:

```
module GenvarDECO #(parameter n=4)
(
    input[3:0]i,
    input e,
    output[15:0]p
);
wire[3:0] temp;
DECO UN (
        in(i[3:2]),
        cout(temp[3:0]),
        en(1)
```

```
);
genvar j;
generate
for(j=0; j<n; j=j+1)
begin
DECO UNIT (
.in(i[1:0]),
.out(p[(3+((j)*4)):((j)*4)]),
.en(temp[j])
);
end
endgenerate
endmodule
```

I used this code for the 4x16 and 3x8 because DECO UN calls the first 2x4 decoder, but it establishes the wire connection with the outputs so that it can be used as an enabler when the other decoders are being created in the for loop. The only issue I had with the old code is that the output repeats for every iteration of 8 outputs, so DECO UN eliminates the corner case of repeating.

Another corner case /error was the enable. The enable would manually have to be change from 0 to 1, instead of the testbench determining the value.

#### Ex:

```
module GenvarDECO #(parameter n=4)
  input[3:0]i,
  input e,
  output[15:0]p
 wire[3:0] temp;
 DECO UN (
       .in(i[3:2]),
       .out(temp[3:0]),
       .en(1) // highlighted portion determines the enable
genvar j;
generate
for(j=0; j<n; j=j+1)
  begin
      DECO UNIT (
       .in(i[1:0]),
       .out(p[(3+((j)*4)):((j)*4)]),
       .en(temp[j])
  end
endgenerate
endmodule
```

# **Decoder 2x4 Testbench:**

The truth table of a 2x4 decoder is shown through waveforms with this particular testbench. The truth table that is being displayed is shown below.

| Inputs |   |   | Outputs        |                |                |    |  |
|--------|---|---|----------------|----------------|----------------|----|--|
| EN     | Α | В | Y <sub>3</sub> | Y <sub>2</sub> | Y <sub>1</sub> | Yo |  |
| 0      | × | × | 0              | 0              | 0              | 0  |  |
| 1      | 0 | 0 | 0              | 0              | 0              | 1  |  |
| 1      | 0 | 1 | 0              | 0              | 1              | 0  |  |
| 1      | 1 | 0 | 0              | 1              | 0              | 0  |  |
| 1      | 1 | 1 | 1              | 0              | 0              | 0  |  |

A demo was made to show this in action: https://www.youtube.com/watch?v=oU2y9\_GVhOQ&t=50s

## **GenvarDECO Testbench "nbits":**

The truth table of a 3x8 decoder is shown through a for-generated loop with this particular testbench. The for-generated loop is shown below:

The purpose of the for loop is to create different decoders that connect back to the original decoder to create a 3x8 in this case.

| A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | D <sub>7</sub> | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ |
|----------------|----------------|----------------|----------------|-------|-------|-------|-------|-------|-------|-------|
| 0              | 0              | 0              | 0              | 0     | 0     | 0     | 0     | 0     | 0     | 1     |
| 0              | 0              | 1              | 0              | 0     | 0     | 0     | 0     | 0     | 1     | 0     |
| 0              | 1              | 0              | 0              | 0     | 0     | 0     | 0     | 1     | 0     | 0     |
| 0              | 1              | 1              | 0              | 0     | 0     | 0     | 1     | 0     | 0     | 0     |
| 1              | 0              | 0              | 0              | 0     | 0     | 1     | 0     | 0     | 0     | 0     |
| 1              | 0              | 1              | 0              | 0     | 1     | 0     | 0     | 0     | 0     | 0     |
| 1              | 1              | 0              | 0              | 1     | 0     | 0     | 0     | 0     | 0     | 0     |
| 1              | 1              | 1              | 1              | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

# 4x16 TB:



# **NEXYS A7:**



This is an example of the enable switch being on and the inputs being 0 for a 3x8 decoder and the LSB LED is on. This proves how the 3x8 decoder has been successfully programmed into the board.

# **IMPLEMENTED DESIGN:**



## **POWER SUMMARY:**

#### Summary

Power analysis from Implemented netlist. Activity derived from constraints files, simulation files or vectorless analysis.

Total On-Chip Power: 2.076 W

Design Power Budget: Not Specified

Power Budget Margin: N/A

Junction Temperature: 34.5°C

Thermal Margin: 50.5°C (11.0 W)

Effective  $\vartheta JA$ : 4.6°C/W

Power supplied to off-chip devices: 0 W
Confidence level:

Launch Power Constraint Advisor to find and fix

invalid switching activity



## **UTILIZATION:**

| Resource | Utilization | Available | Utilization % |
|----------|-------------|-----------|---------------|
| LUT      | 2           | 63400     | 0.00          |
| Ю        | 7           | 210       | 3.33          |



## **RESOURCE USAGE:**

| ✓ synth_1 constrs_1 synth_design Complete!                              |         | 2 |   |   |   |   |
|-------------------------------------------------------------------------|---------|---|---|---|---|---|
|                                                                         |         | 2 | 0 | 0 | 0 | 0 |
| ✓ impl_1 constrs_1 route_design Complete! NA NA NA NA NA NA NA NA 2.076 | 2.076 0 | 2 | 0 | 0 | 0 | 0 |