# MOHAMMADHOSEIN GHOLAMREZAEI

#### Personal Data

PLACE AND DATE OF BIRTH: Tehran, Iran | Apr 27th 1997

ADDRESS: Jiho-ro 39, Jisan-dong, Dong-gu, Gwangju, South Korea

PHONE: +8210 2134 0427

EMAIL: gholamrezaei.mh@gmail.com, gholamrezaei@chosun.kr

LINKEDIN: MohamamdHosein Gholamrezaei

GITHUB: mhgholamrezaei

GOOGLE SCHOLAR: MohammadHosein Gholamrezaei RESEARCHGATE: Mohammadhosein-Gholamrezaei

#### **EDUCATION**

| Current  | M.E. in Computer Engineering                                                                                    |
|----------|-----------------------------------------------------------------------------------------------------------------|
|          | Chosun University, Gwangju, South Korea                                                                         |
| Aug 2021 | Thesis: "Fused-layer CNN Accelerators via Most-Significant Digit First                                          |
| _        | Arithmetic"   Advisor: Prof. Jeong-A Lee                                                                        |
| Sep 2020 | B.E. in Computer Engineering                                                                                    |
| -        | Shahid Beheshti University, Tehran,Iran                                                                         |
| Sep 2015 | Thesis: "Implementation of Radio Amateur Transmitter and Receiver on FPGA Platform"   Advisor: Dr. Dara Rahmati |

#### Affiliation

| Current  | Research Assistant at Chosun University, Gwangju              |
|----------|---------------------------------------------------------------|
| Sep 2021 | Computer Systems Laboratory                                   |
|          |                                                               |
| Aug 2021 | Researcher at Institute For Research in Fundamental Sciences, |
| _        | IPM, Tehran                                                   |
|          | High Performance Computing Laboratory                         |
| Feb 2019 | Website: http://ipm.ac.ir                                     |

## **RESEARCH INTERESTS**

- Computer Architecture
- · AI Hardware Accelerators
- Embedded Systems
- Design Automation
- · Computer Engineering

## **PUBLICATIONS**

- [C1] Karvandi, Mohammad Sina and **Gholamrezaei, MohammadHossein** and Monfared, Saleh Khalaj and Medi, Suorush and Abbassi, Behrooz and Amini, Ali and Mortazavi, Reza and Gorgin, Saeid and Rahmati, Dara and Schwarz, Michael, "HyperDbg: Reinventing Hardware-Assisted Debugging", Available at Arxiv,
  - Accepted in the ACM Conference on Computer and Communications Security (CCS), Nov 2022
- [C2] Kamyar Givaki, Ahmad Khonsari, **Mohammad Hossein Gholamrezaei**, Dara Rahmati and Saeid Gorgin, "FIR Filter Architectures Using Accurate Unary Stochastic Computing",
  - Accepeted in IEEE International Conference on Computer Design (ICCD), Oct 2022

- [C3] Gorgin, S., **Gholamrezaei, M. H.**, Javaheri, D., and Lee, J. A. "kNN-MSDF: A Hardware Accelerator for k-Nearest Neighbors Using Most Significant Digit First Computation", Accepted in IEEE International System-on-Chip Conference (SOCC), Sep 2022
- [C4] Gorgin, S., **Gholamrezaei, M. H.**, Javaheri, D., and Lee, J. A. "An Efficient FPGA Implementation of k-Nearest Neighbors via Online Arithmetic", Available at IEEE explore <a href="Published">Published</a> in IEEE International Symposium on Field-Programmable Custom Computing Machines (FCCM), May 2022
- [J1] Kamyar Givaki, Reza Hojabr, M.H. Gholamrezaei, Ahmad Khonsari, Saeid Gorgin, Dara Rahmati, and M. Hassan Najafi, "High Performance Deterministic Stochastic Computing Using Residue Number System", Available at IEEE explore Published in IEEE Design and Test, Jan 2021
- [C5] Kamyar Givaki, Reza Hojabr, M. Hassan Najafi, Ahmad Khonsari, M. Hossein Gholamrezayi, Saeid Gorgin, and Dara Rahmati "Using Residue Number Systems to Accelerate Deterministic Bit-stream Multiplication", Avalable at IEEE explore

  <u>Published</u> in International Conference on Application-specific Systems, Architectures and Processors (ASAP), July 2019
- "A Generalized Residue Number System Design Approach for Ultra-Low Power Arithmetic Circuits Based on Deterministic Bit-streams",
   <u>Submitted</u> to IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
- "MSDF-SVM: Advantage of Most Significant Digit First Arithmetic in FPGA Realization of SVM",
  Submitted to IEEE International Conference on Field-Programmable Technology (FPT)
- "An Energy-Efficient K-means Clustering FPGA Accelerator via Most-Significant Digit First Arithmetic",
   <u>Submitted</u> to IEEE International Conference on Field-Programmable Technology (FPT)
- "Bit-Serial Multiplication via Most Significant Digit First Arithmetic", Submitted to IEEE Transactions on Computers
- "BRISC: A Novel Bit-serial RISC-V Precision Agnostic SIMD Execution Toolkit", Preparing to submit to one of top-tier Computer Architecture conferences

#### **PATENTS**

• Najafi, Mohammadhassan, Kamyar Givaki, Seyed Reza Hojabrossadati, M. H. Gholam-rezayi, Ahmad Khonsari, Saeid Gorgin, and Dara Rahmati. "Method and architecture for accelerating deterministic stochastic computing using residue number system." U.S. Patent Application 17/166,378, filed August 5, 2021.

# TEACHING ASSISTANT

#### Teacher Assistant, Shahid Beheshti University

• Microprocessors and Assembly Language Course, Dr. Dara Rahmati , Held TA sessions, Determined and graded computer assignments, Winter 2018

#### Teacher Assistant, Shahid Beheshti University

• Microprocessors and Assembly Language Course, Dr. Dara Rahmati, Held TA sessions, Determined and graded computer assignments, Spring 2019

#### Co-Teacher Assistant, Shahid Beheshti University

• Real-Time and Embedded Systems Course DR SEYED-HOSEIN ATTARZADEH-NIAKI, Held some TA sessions, Graded some computer assignments, Winter 2019

# Teacher Assistant, Shahid Beheshti University

• Digital Design Course, Dr. Dara Rahmati, Held TA sessions, Determined and graded computer assignments and final project, Winter 2019

#### Teacher Assistant, Shahid Beheshti University

• Microprocessors and Assembly Language Course, Dr. Dara Rahmati , Held TA sessions, Determined and graded computer assignments, Spring 2020

## Co-Teacher Assistant, Shahid Beheshti University

• Real-Time and Embedded Systems Course Dr. Seyed-Hosein Attarzadeh-Niaki , Held some TA sessions, Graded some computer assignments, Winter 2020

# NOTABLE PROJECTS

## HyperDbg

- HyperDbg debugger is an open-source, hypervisor-assisted user-mode, and kernel-mode Windows debugger with a focus on using modern hardware technologies.
   It is a a debugger designed for analyzing, fuzzing and reversing.
- One of the main developers of HyperDbg

## • The Archer: The Microarchitecture Analyzer

- This tool uses several innovative methods to analyze the features of each instruction and MSRs.
- Designed and implemented a Linux Kernel Module which brute-forces the values of MSRs and transmits the gathered result via USB connection

#### • A Generalized ROM-Less Forward-Converter for Residue Number System

- Designed a generalized Forward-Converter for Residue Number System which has 30% less area than the most efficient known serial implementation.
- Implemented using VHDL and synthesized using Synopsys Design Compiler

#### • Implementation of SRAM Layout

Implemented 16x4 SRAM VLSI layout using Cadence Virtuoso as VLSI course final project

#### • SHA-256 Hash function Low-cost FPGA Implementation

- Implemented SHA-256 Hash Function of FPGA Platform
- Tested the design using a Python program via serial connection

#### • Deep Neural Network (DNN) Processing Element

- Designed and implemented the Processing Element(PE) for various arithmetic methods based on Eyeriss PE
- Evaluated performance of each design using Synopsys Design Compiler

## • Fast Fourier Transform(FFT)

- Designed and implemented for various arithmetic methods
- Evaluated performance of each design using Synopsys Design Compiler

# · Oscilloscope Implementation on FPGA

- Designed and implemented a simple digital oscilloscope
- Designed and implemented VGA controller

## · ColorFill Game GUI and AI Implemenation on FPGA

- Implemented AI of ColorFill Agent which used BFS algorithm to solve the problem
- Displayed game environment via VGA interface

# • PaperSoccer Game AI implementation on FPGA

 Implemented AI agent of PaperSoccer game on DE-2 FPGA board using LegUp High Level Synthesis Tool

## • Pitch Detection Algorithm using AVR microcontroller

 Implemented the auto-correlation algorithms on ATmega32 AVR microcontroller to compute pitch of input audio signal as Microprocessors and Assembly course final project

#### FPGA Implementation of pipelined MIPS processor in Xilinx ISE

- Implemented 5-stage piplined version of MIPS processor in Verilog
- Synthesized and Evaluated HDL Codes using Xilix ISE

#### Messenger

- Designed a minimal chat platform using JavaFX (for Advanced Programming course).

# **SCHOLARSHIPS AND AWARDS**

| June. 2021 | Research Assistant Scholarship , Chosun University                                                 |
|------------|----------------------------------------------------------------------------------------------------|
| FEB. 2020  | Candidate For Best Bachelor Thesis Award, Shahid Beheshti University                               |
| Aug. 2015  | Top 1%, The Nationwide Entrance Exam of Iranian Universities (among more than 180,000 contestants) |

## LANGUAGES

PERSIAN: Mothertongue

ENGLISH: Professional working proficiency

# SKILLS

Programming Skills: Advanced: RTL Design, Microcontrollers Programming Intermediate: High Level Synthesis(HLS), Compiler Design

Programming Languages: | ADVANCED: VHDL, SCALA/CHISEL, (SYSTEM) VERILOG, C/C++, JAVA

INTERMEDIATE: PYTHON, x86 ASSEMBLY, AVR ASSEMBLY, ARM ASSMEBLY,

MATLAB, LETEX
BASIC: JAVASCRIPT

Platform and Tools: | ADVANCED: MODELSIM, PROTEUS, ATMEL STUDIO, ARDUINO IDE

Intermediate: Xilinx Vivado, Xilinx ISE, Git, QT, Linux, Zynq Synopsys Design Compiler, LegUp, Keil, HAL Library CMSIS Library

VISUAL STUDIO, SIMULINK, MICROSOFT OFFICE

BASIC: GEM-5, OPENMP, INTELQUARTUS, BASH SCRIPTING

CADENCE VIRTUOSO, PLATFORM IO, LLVM, ANTLR

# **SELECTED COURSES**

| Course                                  | GRADE(OUT OF 20)  |
|-----------------------------------------|-------------------|
| Microprocessors and Assembly Language   | 20                |
| Real-time and Embedded Systems          | 20                |
| Computer Aided Design Lab               | 20                |
| Microprocessors Lab                     | 19.75             |
| Operating System Lab                    | 19                |
| Electronics Lab                         | 19                |
| Course                                  | GRADE(OUT OF 4.5) |
| Computer Arithmetic for Machine Learnin | g 4.5             |
| Advanced Artificial Intelligence        | 4.0               |
|                                         |                   |

# HOBBIES

- · Playing basketball
- · Movies and TV shows
- Video Games
- Swimming
- Electronics Fun Projects

#### REFERENCES

| Prof. Jeong-A Lee | Computer Engineering Department             |
|-------------------|---------------------------------------------|
|                   | Chosun Univeristy, Gwangju South Korea      |
|                   | jalee@chosun.ac.kr                          |
| Dr. Saeid Gorgin  | Computer Engineering Department             |
|                   | Chosun Univeristy, Gwangju South Korea      |
|                   | gorgin@chosun.ac.kr                         |
| Dr. Dara Rahmati  | Computer Science and Engineering Department |
|                   | Shahid Beheshti University                  |
|                   | dara.rahmati@ipm.ir                         |
|                   |                                             |