# HX3603 Preliminary Data Sheet v0.4

#### **1 Product Definition**

HX3603 is an ultra-low power Integrated AFE for Wearable, Optical, Heart-Rate Monitor and Bio-sensor.

#### 2 Description

HX3603 is an ultra-low power integrated AFE for Wearable, Optical, Heart-Rate Monitor and Bio-sensor with I2C interface. HX3603 include transmitter and receiver two parts. The receiver have one PPG input channel, selectable TIA or Integrator, ±32uA offset IDAC and a high resolution ADC. The transmitter has three fully-integrated LED drivers with 3-bit current control. The device has a high dynamic range transmit and receive circuitry that helps with the sensing of very small signal.

#### 3 Features

# Accurate, Continuous Heart-Rate Monitoring

- Up to 100-dB dynamic range for accurate heart-rate detection
- 2. Support four phase data in each conversion period
- 4. Low power for continuous operation on a wearable device with a typical value:
   20 μA for an LED, 45 μA for the Receiver
- @ FS=25Hz, LED on time = 32uS, LED driver = 25mA

#### Transmitter:

- 1. 3 LEDs in common anode configurations
- 2. 3-Bit programmable LED current to 200 mA
- 3. Selectable LED on time
- 4. Simultaneous support of 3 LEDs for optimized SpO2, HRM, or multi-wavelength HRM
- 5. Average current of 20µA adequate for a typical heart-rate monitoring scenario:
- @ FS=25Hz, LED on time = 32uS, LED driver = 25mA

#### Receiver:

- 1. Supports 3 time-multiplexed PD inputs
- 2. 19-Bit representation of the current Input from a photodiode in unipolar straight binary format

- 3. Individual DC offset subtraction IDAC (Up to  $\pm 32\mu A$ ) at TIA or integrator input for each phase
- 4. TIA mode resister range from 10K to 1.28M
- 5. Software sleep mode: approximately 0.5 μA current

Pulse Frequency: 1 SPS to 1000 SPS
FIFO With 16-Sample Depth
Pin-Selectable I2C Interface
Operating Temperature Range: -20°C to 85°C
Supplies:

- 1. TX SUP = 3.0~4.2 V
- 2. VDDA =2.7~3.6 V

#### 4 Applications

- 1. Optical Heart-Rate Monitoring (HRM)
- 2. Heart-Rate Variability (HRV)
- 3. Pulse Oximetry (SpO2) Measurements
- 4. Maximum Oxygen Consumption (VO2 Max)

#### 5 PKG Information

3.0×3.0×0.75mm, 0.5mm pitch QFN16

# Simplified Block Diagram



## \*Disclaimer:

Information furnished by TYHX is believed to be accurate and reliable. However, no responsibility is assumed by TYHX for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of TYHX.

Version 0.1 | 18 Dec 2019 | HX3603EN NJ.TYHX: http://www.tianyihexin.com



# 目录

| HX3603 Preliminary Data Sheet v0.3                                                          | 1  |
|---------------------------------------------------------------------------------------------|----|
| 1 Product Definition                                                                        | 1  |
| 2 Description                                                                               | 1  |
| 3 Features                                                                                  | 1  |
| 4 Applications                                                                              | 1  |
| 5 PKG Information                                                                           | 1  |
| 6 Pin Configuration                                                                         | 3  |
| 6.1 PIN List                                                                                | 3  |
| 7 Specifications                                                                            | 3  |
| 7.1 Absolute Maximum Rating(T $_{\sf a}$ =25 $^{\circ}{ m C}$ , unless otherwise specified) | 3  |
| 7.2 Recommended Operating Conditions                                                        | 4  |
| 7.3 ESD Ratings                                                                             | 4  |
| 7.4 Electrical Characteristics                                                              | 4  |
| 8 Detailed Description                                                                      | 6  |
| 8.1 Overview                                                                                |    |
| 8.2 Functional Block Diagram                                                                | 6  |
| 8.3 Digital State Machine Diagram                                                           |    |
| 8.4 Timing Diagram                                                                          | 7  |
| 8.5 TIA or Integrator                                                                       | 7  |
| 8.6 TIA or Integrator Setting                                                               | 7  |
| 8.7 Offset IDAC                                                                             | 7  |
| 8.8 LED Driver                                                                              | 8  |
| 8.9 Analog-to-Digital Converter (ADC)                                                       | 8  |
| 9 Digital Interface                                                                         | 10 |
| 9.1 I2C                                                                                     | 10 |
| Notes                                                                                       | 11 |
| Notes:                                                                                      | 12 |
| 10 Application Information                                                                  | 14 |
| 11 Package Information                                                                      | 15 |

# **6 Pin Configuration**



Figure 2 HX3603 TOP VIEW

# 6.1 PIN List

| Pin | Name | Туре | Description                                                            |
|-----|------|------|------------------------------------------------------------------------|
| 1   | LDR0 | A    | LED driver02, up to 200Ma                                              |
| 2   | LDR1 | А    | LED driver02, up to 200Ma                                              |
| 3   | LDR2 | А    | LED driver03, up to 200Ma                                              |
| 4   | NC   |      |                                                                        |
| 5   | VP25 | А    | Internal 2.5V LDO output , need 1μF capacitor to GND                   |
| 6   | NC   |      |                                                                        |
| 7   | NC   |      |                                                                        |
| 8   | NC   |      |                                                                        |
| 9   | SDA  | D    | I2C data, external pull up resistor (for example, 10 $k\Omega$ )       |
| 10  | SCL  | D    | I2C CLK, external pull up resistor (for example, 10 $k\Omega$ )        |
| 11  | INT  | D    | CMOS output, ADC conversion ready interrupt signal and FIFO INT signal |
| 12  | VDDA | Α    | Power supply; 1μF capacitor to GND                                     |
| 13  | VIP  | А    | External photo diode anode input pin                                   |
| 14  | VIN  | А    | External photo diode cathode input pin                                 |
| 15  | VSS  | Α    | GND                                                                    |
| 16  | VSS  | Α    | GND                                                                    |

Table 1 HX3603 PIN list

# **7 Specifications**

# 7.1 Absolute Maximum Rating(Ta=25°C, unless otherwise specified)

| Parameter   | Min  | Max | Unit |
|-------------|------|-----|------|
| VDDA to VSS | -0.3 | 4   | V    |



| Analog inputs                               | VDDA – 0.3 | VDDA + 0.3 | V                    |
|---------------------------------------------|------------|------------|----------------------|
| Digital inputs                              | VDDA – 0.3 | VDDA + 0.3 | V                    |
| Input current to any pin except supply pins |            | ±7         | mA                   |
| Operating temperature range                 | -20        | 85         | $^{\circ}\mathbb{C}$ |
| Maximum junction temperature                |            | 125        | $^{\circ}\mathbb{C}$ |

# 7.2 Recommended Operating Conditions

|                              | Min | Max | Unit                   |
|------------------------------|-----|-----|------------------------|
| VDDA                         | 2.6 | 3.6 | V                      |
| TX_SUP                       | 3.0 | 4.2 | V                      |
| I2C_BUS_VOLTAGE              | 1.8 | 3.6 | V                      |
| Supply voltage accuracy      |     | ±5  | %                      |
| Specified temperature range  | -20 | 85  | $^{\circ}\!\mathbb{C}$ |
| Maximum junction temperature |     | 125 | $^{\circ}\!\mathbb{C}$ |

# 7.3 ESD Ratings

|                         |                                                                 | Value | Unit |
|-------------------------|-----------------------------------------------------------------|-------|------|
| V(esd)                  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001              | ±2000 | V    |
| Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 | ±250  | V    |

#### 7.4 Electrical Characteristics

Minimum and maximum specifications are at temperature =  $-20^{\circ}$ C to  $85^{\circ}$ C, typical specifications are at 25°C. VDDA=3.3V, TX\_SUP= 4V, 25Hz date output rate, LED driver current 25mA, led on time= 32uS, 32KHz and 2.62MHz internal clock, unless otherwise noted.

| PARAMETER                                   | TEST CONDITIONS                                | MIN      | TYP MAX      | UNIT |
|---------------------------------------------|------------------------------------------------|----------|--------------|------|
| PULSE REPETITION FREQUENCY                  |                                                |          |              |      |
| PRF(1)                                      |                                                | 1        | 1000         | SPS  |
| Pulse repetition frequency                  |                                                | 1        | 1000         | 343  |
| RECEIVER                                    |                                                |          |              |      |
| Offset cancellation DAC current range       | 7 bits IDAC                                    |          | -32 to 32    | uA   |
| Offset cancellation DAC current step        |                                                |          | 250          | nA   |
| TIA gain setting (Rf)                       | 3 bits control                                 |          | 10k to 1.28M | Ω    |
| Integrator gain setting (Cint)              | 4 bits control                                 |          | 3.125 to 50  | pF   |
| Integrator capacitor step                   |                                                |          | 3.125        | pF   |
| TRANSMITTER                                 |                                                |          |              |      |
| LED current range                           |                                                |          | 3.2 to 204.8 | mA   |
| LED current resolution                      |                                                | 6        |              | Bits |
| CLK (Internal 4MHz Oscillator, used to ge   | nerate TIA and ADC timing )                    |          |              |      |
| Frequency                                   |                                                |          | 2.62         | MHz  |
| Accuracy                                    | Room temperature                               |          | ±1%          |      |
| Frequency drift with temperature            | Full temperature range                         |          | ±0.5%        |      |
| CLK (Internal 32KHz Oscillator , used to ge | nerate PRF and INT timing)                     |          |              |      |
| Frequency                                   |                                                |          | 32           | KHz  |
| Accuracy                                    | Room temperature                               | ±1%      |              |      |
| Frequency drift with temperature            | Full temperature range                         | ±0.5%    |              |      |
| I2C INTERFACE                               | <u>,                                      </u> |          |              |      |
| Maximum clock speed                         |                                                |          | 800          | KHz  |
| I2C slave address                           |                                                | 0x44 HEX |              | HEX  |
| PERFORMANCE                                 |                                                |          |              |      |

Version 0.1 | 18 Dec 2019 | HX3603EN NJ.TYHX: http://www.tianyihexin.com



| Receiver DR(dy      | namic range)             |                        | 100           | dB |
|---------------------|--------------------------|------------------------|---------------|----|
| Transmitter DR      | nitter DR(dynamic range) |                        | 91            | dB |
| CURRENT CONS        | SUMPTION                 |                        |               |    |
|                     |                          | data conversion state  | < 550         | uA |
| Red                 | ceiver current           | PRF wait state         | < 40          | uA |
|                     |                          | Solftware sleep state  | < 2           | uA |
|                     |                          | Normal operation       | 20(2)         | uA |
| TX                  | ( LED current            | Solftware turnoff mode | < 0.1         | uA |
| DIGITAL INPUT       | S                        |                        |               |    |
| V <sub>IH</sub> H   | igh-level input voltage  |                        | 0.9*VDDA VDDA | V  |
| V <sub>IL</sub> Lo  | ow-level input voltage   |                        | 0 0.1*VDDA    | V  |
| DIGITAL OUTPL       | JTS                      |                        | <b>*</b> .    |    |
| V <sub>OH</sub> Hig | gh-level output voltage  |                        | VDDA          | V  |
| V <sub>OL</sub> Lo  | w-level output voltage   |                        | 0             | V  |

<sup>(1)</sup> PRF refers to the rate at which samples from each of the three phases are output from the AFE.

<sup>(2)</sup>  $I_tx = 25mA*32uS/40mS = 20uA$ 

# **8 Detailed Description**

#### 8.1 Overview

The AFE has an integrated transmitter and receiver for optical heart-rate monitoring and pulse oximetry applications. The system is characterized by a parameter termed the pulse repetition frequency (PRF) that determines the repetition periodicity of a sequence of operations. Every cycle of a PRF results in four 19-bit digital samples at the output of the AFE, each of which is stored in a separate register.

#### 8.2 Functional Block Diagram



#### 8.3 Digital State Machine Diagram

The device has mainly three modes: 1 sleep mode, which configured by register SLEEP\_EN, power consumption less than 1uA. 2 data conversion mode. 3 PRF wait mode.



8.3 Figure 1. Chip State machine diagram

#### 8.4 Timing Diagram

The device works under two internal clocks, 32KHz system clock and 2.62MHz AFE timing clock. 32KHz clock running all the time unless in chip sleep mode. It determine the PRF through register **0x10~0x11**. 2.62MHz high frequency clock only enabled in data conversion mode, and used to provide timing source for ADC and other high clock circuit.

#### 8.5 TIA or Integrator

The receiver input pins (VIP, VIN) are meant to be connected differentially to a photodiode. The signal current from the photodiode is converted to a differential voltage using a transimpedance amplifier (TIA, when SW1 close) or a Integrator (when SW1 open). The TIA gain is set by its feedback resistor (Rf) and can be programmed from  $10 \text{ k}\Omega$  to  $1 \text{ M}\Omega$ . The transimpedance gain between the input current and output differential voltage of the TIA is equal to 2×Rf. The Integrator gain is set by its integration capacitor (Cint) and can be programmed from 3.125pF to 50pF through register **0x0A**. The DC Offset IDAC current is used to cancellation DC part in signal. The signal chain is kept fully differential throughout the receiver channel in order to enable excellent rejection of common-mode noise as well as noise on power supplies.



8.5 Figure 1. PPG signal Input circuit

# 8.6 TIA or Integrator Setting

TIA MODE : VOUT = Vout\_P = Vout\_N = 2×(I\_signal = I\_offset) ×Rf;

Integrator MODE:  $VOUT = Vout_P - Vout_N = 2 \times (1_signal - 1_offset) \times T_int \times Cint;$ 

## 8.7 Offset IDAC

A typical optical heart-rate signal has a dc component and an ac component. Although a higher TIA or Integrator gain maximizes the ac signal at the AFE output, the magnitude of the dc component limits the maximum gain possible in the TIA. In order to decouple the affect of the dc level on the allowed ac signal gain, a current digital-to-analog converter (IDAC) is placed at the input of the device. By setting a programmable cancellation current (based on the dc current signal level), the effective signal that is gained up by the TIA can be reduced. In each of the three phases of operation. These cancellation currents are automatically presented to the input of the TIA in the appropriate phase. The ability to set a different cancellation current in each of the three phases can be used to cancel out the ambient current in the ambient phase. In the LED on phase, this ability can be used to cancel out the sum of the ambient current of the heart-rate signal.





#### 8.8 LED Driver

The device has one internal current DAC 3bits output current control. The output current control though register **0x0B<bit2:bit0>** for phase1 to phase3.



# 8.9 Analog-to-Digital Converter (ADC)

The AFE has a two stage one bit sigma delta ADC that provides a largest 19-bit representation of the current from the photodiode. THE ADC has a configurable over sample rate(OSR) through register 0x01<br/>bit1:bit0>/0x02<br/>bit1:bit0>. The ADC codes corresponding to the various sampling phases can be read out from 24-bit registers(0XAO~0XAB) in unipolar straight binary format. The ADC full-scale input range is ±1.8 V and spans bits 20 to 0. The mapping of the ADC input voltage to the ADC code is shown Table.

ADC over sample rate = 1024

| Abe over sample rate = 1024       |                               |                        |  |
|-----------------------------------|-------------------------------|------------------------|--|
| DIFFERENTIAL INPUT VOLTAGE AT ADC | 24-BIT ADC OUTPUT CODE        | 24-BIT ADC OUTPUT CODE |  |
| INPUT(Vout_p -Vout_n)             | (Binary)                      | (Decimalism)           |  |
| - 1.8V                            | 0000 0000 0000 0000 0000 0000 | 0                      |  |
| 0                                 | 0000 0100 0000 0000 0000 0000 | 262144                 |  |
| +1.8V                             | 0000 0111 1111 1110 1111 1110 | 524030                 |  |

ADC over sample rate = 512

| DIFFERENTIAL INPUT VOLTAGE AT ADC | 24-BIT ADC OUTPUT CODE        | 24-BIT ADC OUTPUT CODE |
|-----------------------------------|-------------------------------|------------------------|
| INPUT(Vout_p -Vout_n)             | (Binary)                      | (Decimalism)           |
| - 1.8V                            | 0000 0000 0000 0000 0000 0000 | 0                      |



| 0     | 0000 0000 1111 1110 0000 0001 | 65025  |
|-------|-------------------------------|--------|
| +1.8V | 0000 0010 0000 0000 1011 1011 | 131259 |

ADC over sample rate = 256

| DIFFERENTIAL INPUT VOLTAGE AT ADC | 24-BIT ADC OUTPUT CODE        | 24-BIT ADC OUTPUT CODE |
|-----------------------------------|-------------------------------|------------------------|
| INPUT(Vout_p -Vout_n)             | (Binary)                      | (Decimalism)           |
| - 1.8V                            | 0000 0000 0000 0000 0000 0000 | 0                      |
| 0                                 | 0000 0000 0011 1111 1000 0000 | 16256                  |
| +1.8V                             | 0000 0000 1000 0000 1000 0000 | 32896                  |

ADC over sample rate = 128

| DIFFERENTIAL INPUT VOLTAGE AT ADC | 24-BIT ADC OUTPUT CODE        | 24-BIT ADC OUTPUT CODE |
|-----------------------------------|-------------------------------|------------------------|
| INPUT(Vout_p -Vout_n)             | (Binary)                      | (Decimalism)           |
| - 1.8V                            | 0000 0000 0000 0000 0000 0000 | 0                      |
| 0                                 | 0000 0000 0000 1111 1100 0000 | 4032                   |
| +1.8V                             | 0000 0000 0010 0000 0100 0000 | 8256                   |

# 9 Digital Interface

#### 9.1 I2C

#### 9.1.1 I2C Data format

The I2C bus protocol was developed by Philips (now NXP). The device supports the standard writing and reading protocol. The 7-bit device address is 0x44. The register index will automatically increase by 1 after the addressed register has been accessed (read or write). And the format is shown as following:

- A Acknowledge (0)
- P Stop Condition
- R Read (1)
- S Start Condition
- W Write (0)
- Sr Repeated Start Condition
  - Master-to- Slave
  - □ Slave-to-Master



#### 9.1.2 I2C AC Timing

# Table1 Characteristics of the SDA and SCL I/O stages for F/S-mode I<sup>2</sup>C-bus devices

|                                                                                                     |                                      | STANDARD-MODE |            | FAST-MODE                                |                        |                  |
|-----------------------------------------------------------------------------------------------------|--------------------------------------|---------------|------------|------------------------------------------|------------------------|------------------|
| PARAMETER                                                                                           | SYMBOL                               | MIN.          | MAX.       | MIN.                                     | MAX.                   | UNIT             |
| LOW level input voltage: fixed                                                                      |                                      |               |            |                                          |                        |                  |
| input levels                                                                                        | V <sub>IL</sub>                      | 0.5           | 1.5        | n/a                                      | n/a                    | V                |
| VDD-related input levels                                                                            |                                      | 0.5           | 0.3VDD     | 0.5                                      | 0.3V <sub>DD</sub> (1) | V                |
| HIGH level input voltage: fixed input levels  VDD-related input levels                              | VIH                                  | 3.0<br>0.7VDD | (2)<br>(2) | n/a<br>0.7V <sub>DD</sub> <sup>(1)</sup> | n/a<br>(2)             | <b>&gt; &gt;</b> |
| Hysteresis of Schmitt trigger inputs:  VDD > 2 V  VDD < 2 V                                         | Vhys                                 | n/a<br>n/a    | n/a<br>n/a | 0.05VDD<br>0.1VDD                        | -<br>-                 | V<br>V           |
| LOW level output voltage (open drain or open collector) at 3 mA sink current:  VDD > 2 V  VDD < 2 V | V <sub>OL1</sub><br>V <sub>OL3</sub> | 0<br>n/a      | 0.4<br>n/a | 0 0                                      | 0.4<br>0.2VDD          | V<br>V           |
| Output fall time from VIHmin to VILmax with a bus capacitance from 10 pF to 400 pF                  | <sup>t</sup> of                      | -             | 250(4)     | 20 + 0.1C <sub>b</sub> (3)               | 250(4)                 | ns               |
| Pulse width of spikes which must be suppressed by the input filter                                  | t <sub>SP</sub>                      | n/a           | n/a        | 0                                        | 50                     | ns               |
| Input current each I/O pin with an input voltage between 0.1VDD and 0.9VDDmax                       | lj                                   | 10            | 10         | 10 <sup>(5)</sup>                        | 10(5)                  | А                |
| Capacitance for each I/O pin                                                                        | Ci                                   | <b>&gt;</b>   | 10         |                                          | 10                     | pF               |

#### Notes

- 1. Devices that use non-standard supply voltages which do not conform to the intended I<sup>2</sup>C-bus system levels must relate their input levels to the VDD voltage to which the pull-up resistors R<sub>D</sub> are connected.
- 2. Maximum VIH = VDDmax + 0.5 V.
- 3. Cb = capacitance of one bus line in pF.
- 4. The maximum tf for the SDA and SCL bus lines quoted in Table 2 (300 ns) is longer than the specified maximum tof for the output stages (250 ns). This allows series protection resistors (R<sub>S</sub>) to be connected between the SDA/SCL pins and the SDA/SCL bus lines as shown in Fig.36 without exceeding the maximum specified tf.
- 5. I/O pins of Fast-mode devices must not obstruct the SDA and SCL lines if VDD is switched off. n/a = not

applicable



# Table2 Characteristics of the SDA and SCL bus lines for F/S-mode I<sup>2</sup>C-bus devices<sup>(1)</sup>

| DADAMETER                                                                                   | CVAADOL             | STANDARD-MODE      |             | FAST-MODE                 |        |      |
|---------------------------------------------------------------------------------------------|---------------------|--------------------|-------------|---------------------------|--------|------|
| PARAMETER                                                                                   | SYMBOL              | MIN.               | MAX.        | MIN.                      | MAX.   | UNIT |
| SCL clock frequency                                                                         | f <sub>SCL</sub>    | 0                  | 100         | 0                         | 400    | kHz  |
| Hold time (repeated) START condition. After this period, the first clock pulse is generated | <sup>t</sup> HD;STA | 4.0                | -           | 0.6                       |        | s    |
| LOW period of the SCL clock                                                                 | tLOW                | 4.7                | -           | 1.3                       | _      | S    |
| HIGH period of the SCL clock                                                                | tHIGH               | 4.0                | _           | 0.6                       | _      | S    |
| Set-up time for a repeated START condition                                                  | tsu;sta             | 4.7                | _           | 0.6                       | -      | S    |
| Data hold time                                                                              | thd;dat             | 0(2)               | 3.45(3)     | 0(2)                      | 0.9(3) | S    |
| Data set-up time                                                                            | tsu;dat             | 250                |             | 100(4)                    | -      | ns   |
| Rise time of both SDA and SCL signals                                                       | tr                  | -                  | 1000        | 20 + 0.1Cb <sup>(5)</sup> | 300    | ns   |
| Fall time of both SDA and SCL signals                                                       | tf                  | -                  | 300         | 20 + 0.1Cb <sup>(5)</sup> | 300    | ns   |
| Set-up time for STOP condition                                                              | tsu;sto             | 4.0                | <b>/</b> -\ | 0.6                       | _      | S    |
| Bus free time between a STOP and START condition                                            | tBUF                | 4.7                | -           | 1.3                       | _      | S    |
| Capacitive load for each bus line                                                           | Cb                  |                    | 400         | -                         | 400    | pF   |
| Noise margin at the LOW level for each connected device (including hysteresis)              | V <sub>nL</sub>     | 0.1VDD             | _           | 0.1V <sub>DD</sub>        | _      | V    |
| Noise margin at the HIGH level for each connected device (including hysteresis)             | V <sub>nH</sub>     | 0.2V <sub>DD</sub> | _           | 0.2V <sub>DD</sub>        | _      | V    |

#### Notes:

- 1. All values referred to V<sub>IHmin</sub> and V<sub>ILmax</sub> levels (see Table 1).
- 2. A device must internally provide a hold time of at least 300 ns for the SDA signal (referred to the VIHmin of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- 3. The maximum thd; DAT has only to be met if the device does not stretch the LOW period (tLOW) of the SCL signal.
- 4. A Fast-mode I<sup>2</sup>C-bus device can be used in a Standard-mode I<sup>2</sup>C-bus system, but the requirement t<sub>SU;DAT</sub> 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>r</sub> max + t<sub>SU;DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard-mode I<sup>2</sup>C-bus specification) before the SCL line is released.
- 5. C<sub>b</sub> = total capacitance of one bus line in pF. If mixed with Hs-mode devices, faster fall-times according to Table 6 are allowed.

  n/a = not applicable



Fig 9.1.2 I2C Timing diagram



# 10 Application Information

A typical I2C interface application Schematic Diagram and Typical SPI Interface Application Schematic Diagram for HX3603 is shown in Figure 3 and Figure 4. The I C signals and the Interrupt are open-drain outputs and require pull-up resistor (Rp). It is recommended use 10 k $\Omega$  resistor when running at 400kbps.

| DEVICE NAME | Value     | Description |
|-------------|-----------|-------------|
| LDO         | 2.7~3.6 V | Low noise   |
| R1          | 22 Ω      |             |
| R2          | 10 ΚΩ     |             |
| R3          | 10 ΚΩ     |             |
| R4          | 10 ΚΩ     |             |
| CO          | 4.7 uF    | <b>)</b>    |
| C1          | 1,dF      |             |
| C2          | 1 uF      |             |



Figure 3 Typical I2C Interface Application Schematic Diagram



# 11 Package Information





| CVMDOL | MILLIMETER |      |      |  |
|--------|------------|------|------|--|
| SYMBOL | MIN        | MON  | MAX  |  |
| Α      | 0.65       | 0.75 | 0.85 |  |
| A1     |            | 0.02 | 0.05 |  |
| b      | 0.18       | 0.25 | 0.3  |  |
| С      | 0.18       | 0.2  | 0.25 |  |
| D      | 2.9        | 3    | 3.1  |  |
| D2     | 1.55       | 1.65 | 1.75 |  |
| e      | 0.5BSC     |      |      |  |
| Ne     | 1.5BSC     |      |      |  |
| Nd     | 1.5BSC     |      |      |  |
| E      | 2.9        | 3    | 3.1  |  |
| E2     | 1.55       | 1.65 | 1.75 |  |
| L      | 0.35       | 0.4  | 0.45 |  |
| h      | 0.25       | 0.3  | 0.35 |  |

Figure 5 Package information



Figure 6 Mounting layout