

# DSLab. 10 Magnitude Comparator, Decoder and Multiplexer

# Lab. 10 Magnitude Comparator, Decoder & Multiplexer

- Design and verify the following circuits using Verilog HDL
  - Magnitude Comparator
  - Decoder
  - Multiplexer
- Verilog
  - Behavioral level modeling
  - Dataflow modeling
  - Structural level (Gate-level) modeling
- Please write and upload the lab report (Lab10) -- Due on 2022/11/11 23:59

## Dataflow Description of 4-bit Adder

```
// Dataflow description of 4-bit adder
module adder_4_bit_df (
  output [3:0]
                    Sum,
                   C_out,
  output
                 A, B,
  input [3: 0]
  input C_in
   assign \{C_{out}, Sum\} = A + B + C_{in};
endmodule
```

# Gate-level Description of 4-bit Ripple-Carry Adder

```
module half_adder (output S, C, input x, y);
  xor(S, x, y);
                                                     Half adder
                                                                      Half adder
  and (C, x, y);
endmodule
                                                                            P_i \oplus C_i
module full_adder (output S, C, input x, y, z);
  wire S1, C1, C2;
  half_adder HA1 (S1, C1, x, y);
  half_adder HA2 (S, C2, S1, z);
  or G1 (C, C2, C1);
endmodule
module ripple_carry_4_bit_adder (output [3: 0] Sum, output C4, input [3:0] A, B, input C0);
              C1, C2, C3; // Intermediate carries
   wire
   full_adder FA0 (Sum[0], C1, A[0], B[0], C0),
                FA1 (Sum[1], C2, A[1], B[1], C1),
                                                                                   C_1
                FA2 (Sum[2], C3, A[2], B[2], C2),
                                                          FA
                                                                              FA
                                                                    FA
                                                                                        FA
                FA3 (Sum[3], C4, A[3], B[3], C3);
endmodule
```

#### Dataflow Description of 2-to-4-line Decoder

```
module decoder_2x4_df (D, A, B, enable);
output [0: 3] D;
input A, B;
input enable;
```

endmodule

|             | A                | В                | $D_0$                   | $D_1$              | $D_2$                   | $D_3$                   |
|-------------|------------------|------------------|-------------------------|--------------------|-------------------------|-------------------------|
|             | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | <b>E</b><br>1<br>1<br>1 | 1<br><b>E</b><br>1 | 1<br>1<br><b>E</b><br>1 | 1<br>1<br>1<br><b>E</b> |
| Е           | A                | В                | $D_0$                   | $D_1$              | $D_2$                   | $D_3$                   |
| 1<br>0<br>0 | X<br>0<br>0      | X<br>0<br>1      | 1<br>0<br>1             | 1<br>1<br>0        | 1<br>1<br>1             | 1<br>1<br>1             |
| 0           | 1                | 0                | 1                       | 1                  | 0                       | 1                       |



# Gate-level Description of 2-to-4-line Decoder

|        |                                      |             | A | B      | $D_0$ | $D_1$         |
|--------|--------------------------------------|-------------|---|--------|-------|---------------|
| module | decoder_2x4_gates (D, A, B, enable); |             |   |        |       |               |
| output | [0: 3] D;                            |             | 0 | 0      | E     | 1_            |
| input  | A, B;                                |             | 0 | 1<br>0 | 1     | <b>E</b><br>1 |
| _      | ·                                    |             | 1 | 1      | 1     | 1             |
| input  | enable;                              |             |   |        |       |               |
| wire   | A_not, B_not, enable_not;            | E           | A | B      | $D_0$ | $D_1$         |
|        | ·                                    | 1           | X | X      | 1     | 1             |
| not    |                                      | 0           | 0 | 0      | 0     | 1             |
| G1     | (A_not, A),                          | 0           | 0 | 1      | 1     | 0             |
|        | (B_not, B),                          | 0           | 1 | 0      | 1     | 1             |
|        |                                      | U           | 1 | 1      | 1     | 1             |
| _      | (enable_not, enable);                |             |   |        |       | r             |
| nand   |                                      |             |   |        |       |               |
| G4     | (D[0], A_not, B_not, enable_not),    |             |   |        |       | '             |
| G5     | (D[1], A_not, B, enable_not),        | •           | • |        |       |               |
|        | (D[2], A, B_not, enable_not),        | <b>&gt;</b> |   |        |       |               |
|        | (D[3], A, B, enable_not);            |             |   |        |       |               |
| 97     | $\langle D[O], A, D, CHADIC_HOU,$    |             |   |        |       | - +           |

endmodule

 $D_3$ 

 $D_2$   $D_3$ 

 $D_2$ 

 $D_3$ 

#### Behavioral Description of 4-to-1 line Multiplexer

```
module mux_4x1_beh(
 output reg Y,
 input I0, I1, I2, I3,
 input [1: 0] Select
 always @ (I0, I1, I2, I3, Select)
  case (Select)
     2'b00: Y = I0;
     2'b01: Y = I1;
     2'b10: Y = I2;
     2'b11: Y = I3;
  endcase
 endmodule
```



| $S_1$            | $S_0$            | Y                          |
|------------------|------------------|----------------------------|
| 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | $I_0 \\ I_1 \\ I_2 \\ I_3$ |

(b) Function table

## Exercise 1: 8-bit Magnitude Comparator (1/2)

- Design and verify the 8-bit magnitude comparator composed of two 4-bit magnitude comparators
- Algorithm -> logic
  - $A = A_3 A_2 A_1 A_0$ ;  $B = B_3 B_2 B_1 B_0$
  - A = B if  $A_3 = B_3$ ,  $A_2 = B_2$ ,  $A_1 = B_1$  and  $A_1 = B_1$ • equality:  $x_i = A_i B_i + A_i' B_i'$ •  $(A = B) = x_3 x_2 x_1 x_0$
  - $(A>B) = A_3B_3' + x_3A_2B_2' + x_3x_2A_1B_1' + x_3x_2x_1A_0B_0'$
  - $(A < B) = A_3'B_3 + X_3A_2'B_2 + X_3X_2A_1'B_1 + X_3X_2X_1A_0'B_0$
- Implementation

| $A_3$       | $A_2$       | $A_1$       | $A_0$       | $B_3$       | $B_2$       | $B_1$       | $B_0$ | L           | G     | E           |
|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------|-------------|-------|-------------|
| 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>1 | -     | 0<br>1<br>1 | 0 0 0 | 1<br>0<br>0 |
|             |             |             | •           |             |             |             |       |             | •     |             |
|             |             |             | •           |             |             |             |       |             | •     |             |



## Exercise 1: 8-bit Magnitude Comparator (2/2)

- Algorithm -> logic
  - $A = A_7 A_6 A_5 A_4 A_3 A_2 A_1 A_0$
  - $B = B_7 B_6 B_5 B_4 B_3 B_2 B_1 B_0$
  - A=B: if  $E_1=1$  and  $E_2=1 \Rightarrow E=1$
  - A>B: if  $G_2 + E_2G_1 = 1 \implies G = 1$
  - A < B: if  $L_2 + E_2 L_1 = 1 \implies L = 1$

10101010, 10101010 11010011, 10100000 01010111, 01010011 01111111, 10000000 10010011, 10010100



#### Exercise 2: 3-to-8 Decoder (1/2)

Design and verify a 3-to-8 decoder composed of two 2-to-4 decoders



|   | A                | B                | $D_0$          | $D_1$                   | $D_2$                   | $D_3$                   |
|---|------------------|------------------|----------------|-------------------------|-------------------------|-------------------------|
|   | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | <b>E</b> 0 0 0 | 0<br><b>E</b><br>0<br>0 | 0<br>0<br><b>E</b><br>0 | 0<br>0<br>0<br><b>E</b> |
|   |                  |                  |                |                         |                         |                         |
| E | A                | B                | $D_0$          | $D_1$                   | $D_2$                   | $D_3$                   |



# Exercise 2: 3-to-8 Decoder (2/2)





#### Exercise 3: Boolean Function Implementation (1/2)

- Design and verify the 8-to-1 multiplexer using Verilog HDL
  - Behavioral level modeling
- Implement and verify the following Boolean function of 4 input variable using 8-to-1 MUX
  - $F(A, B, C, D) = \Sigma(1, 2, 5, 8, 9, 10, 12, 13)$

#### Exercise 3: Boolean Function Implementation (2/2)

Example:  $F(A, B, C, D) = \Sigma(1, 3, 4, 11, 12, 13, 14, 15)$ 



Fig. 4.28 Implementing a four-input function with a multiplexer