

# Full Stack IC (fsic) Designer Development

Axilite-Axis (AA) module implementation

Jiin Lai



# Axilite-Axis (AA) module functions

- This module does Axilite to Axis, Axis-to-Axilite transaction conversion.
- ESIC-AXIS specification defines Axilite bus overlays on Axis bus.
  - <a href="https://github.com/bol-edu/fsic\_fpga/blob/main/fsic-spec-dev/modules/FSIC-AXIS%20">https://github.com/bol-edu/fsic\_fpga/blob/main/fsic-spec-dev/modules/FSIC-AXIS%20</a>interface%20<a href="mailto:spec-dev/modules/FSIC-AXIS%20">specification.md</a>

#### Transaction Table - TUSER<1:0> Definition

TUSER is used to distinguish different transaction types.

| TUSER<1:0> | #<br>of<br>T | Transaction Type                                                                                                                                                                                                                                                                |
|------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00         | n            | Data payload for axis transaction. Limitation: all User pojects Data payload in asix MUST <= Max_axis_Data_payload(=32)                                                                                                                                                         |
| 01         | 2            | Axilite write transaction Address + Data. TAD 1^st^ T is the Byte-enable + address, i.e. {BE[3:0],ADDR[27:0]}, 2^nd^ T is the Data[31:0]. Note: Axilite write transaction only support 1T in data phase.                                                                        |
| 10         | 1            | Axilite read Command (Address Phase). TAD<31:0> is the address ADDR[31:0]                                                                                                                                                                                                       |
| 11         | 1            | Axilite read Completion (Data Phase). TAD<31:0> is the return data DATA[31:0]. Note: 1. Axilite read transaction only support 1T in data phase(Axilite read Completion). 2. If Axilite read Command is Upstream then the Axilite read Completion is Downstream, and vice versa. |

**AA** ignore

ss\_wr, sm\_wr

ss\_rd, sm\_rd

ss\_rs,sm\_rs



Implementation Features and Constrains This is a different implementation scheme. address Key assumption: No pipeline support for axis, 2-axilite, axilite 2-axis. Axis-2-axilite, axilite-2-axis can be concurrent, i.e. LS, SS can accept transaction If 2 is too complicated, we can make it LS, SS exclusive by holding either tvalid, or tready No FIFO, except necessary address/data latches Take advantage dont-care cycle to save gatecount, i.e. bus signals is only valid when it is sampled, and dont-case in other cycle. Use FSM to link SS, SM, LS, LM bus transaction, mainly the tvalid tready generation Interface signal directly generated from FSM Data/Address bus directly from latched address/data

**©BOLEDU** 





### **AXI4-Lite Write Transaction**





# **AXI4-Stream Transfer Protocol**





### Data Transfer Handshake: TVALID, TREADY

- For a transfer to occur, both **TVALID** and **TREADY** must be asserted
- A Transmitter is not permitted to wait until **TREADY** is asserted before asserting **TVALID**
- Once **TVALID** is asserted, it must remain asserted until the handshake occurs
- A Receiver is permitted to wait for **TVALID** to be asserted before asserting **TREADY**

#### TVALID asserted before TREADY



#### TREADY asserted before TVALID



# TVALID and TREADY asserted simultaneously





# Design Steps

- Understand Bus Protocol Axilite Read/Write (LM) LS) Stream Master/Slave (SM, SS)
- Draw transaction Waveform
  - !dentify internal states, control/status signals
- Coding
  - Define internal states, control signals
  - Generate output signal using internal states, control signals
  - FSM, link control signals

Special case handling, e.g. AA internal register, Mbox



# **Transaction Type**

- SS -> LM Write Request/Data
- SS -> LM Read Request
- (SS)>(Response/Data)
- LS > SMWrite / Mbox (W)
- LS -> SMRead Request
- LS Read Response/Data
- LS -> AA-Reg (R/W) / Mbox (R) (terminate)

ss : Stream Slave

**SM**: Stream Master

LS: Axilite Slave

LM: Axilite Master







- 1. Trigger LM by (r\_ss\_cyc & ~rr\_ss\_cyc), i.e. r\_ss\_cyc rising edge
- 2. Freeze the update on r\_ss\_rw\_addr
- 3. LM cycle-tracker ( r\_lm\_cyc, r\_lm\_done)
  - 1. r\_lm\_done & r\_ss\_rd trigger SM to perform ss\_rs transaction
- 4. r\_ss\_sm\_rs\_cyc = set by Im rs till sm tready => used to generate sm tready





- 1. Latch address (r\_ls\_rw\_address), data (r\_ls\_w\_data)
- 2. ls\_aa\_internal (address is in 'h3000\_2000 (aa), 'h3000\_3000 (mbox, read)
- 3. LS cycle tracker (r\_ls\_cyc, r\_ls\_wr)
  - 1. r\_ls\_cyc from (awvalid) to r\_sm\_done)
- 4. SM trigger by r\_ls\_cyc rising edge ( r\_ls\_cyc & !rr\_ls\_cyc & !ls\_aa\_internal)



# LS-> SM-RD -> SS\_RS -> LS-RS



- 1. Latch address (r\_ls\_rw\_address)
- 2. SS-RS, latch response data ( r\_ss\_rs\_data )
- 3. L\$\(\text{cycle tracker}\) (r\_ls\_cyc, r\_ls\_wr)
- 4. SM trigger by r\_ls\_cyc rising
- 5. S receive RS cycle triggers LS-RS (respond data with r\_ss\_r\_data
- 6. r\_ss\_ls\_rs it is used to generate LS s\_rvalid



# Code Structure



# FSM – SS\_FSM – Tracking SS Received Transaction

- SS (Write) -> LM Write (if not AA internal)
- SS (Write) terminate if AA internal
  - If Mbox, generate Interrupt
- SS (Read) -> LM Read -> SM RS (if not AA Internal)
- SS (Read) -> SM RS (if AA internal)
- SS (RS) -> LS (RS)

- Encode cycle tracking signal, e.g. r\_ss\_cyc, r\_lm\_done ... into FSM
- Encode output signal, tvalid, tready, ... into FSM
- The output can be the state qualified by other status signals



# FSM – LS\_FSM – Tracking LS Received Transaction

- LS (Write) -> SM Write
- LS (Read) -> SM Read -> LS RS -> LS RS
- LS (R/W) access AA Internal
  - Read/write AA Internal, Read Mbox immediate complete
  - Write Mbox write internal mbox and generate SM Write

- Encode cycle tracking signal, e.g. r\_ss\_cyc, r\_lm\_done ... into FSM
- Encode output signal, tvalid, tready, ... into FSM
- The output can be the state qualified by other status signals



# Supplement



### **AXI4-Lite Read Transaction**





### **AXI4-Lite Write Transaction**



