| BASE     | Region Name    | Start Address           | End Address | Description                                |
|----------|----------------|-------------------------|-------------|--------------------------------------------|
| REGISTER | Control Module | 0x44E10000              | 0x44E11FFF  | Control Module Registers                   |
|          | Offset         | Control Module Register | Value       | Description                                |
|          | 0x95C          | conf_spi0_cs0           | 0x2 (010b)  | Write to enable (SCL) for MODE2 w/o pullup |
| Pin      |                |                         |             | Write to enable (SDA) for MODE2 w/o        |
| 6 6      | 0x958          | conf_spi0_d1            | 0x2 (010b)  | pullup                                     |
|          |                |                         |             |                                            |
|          |                |                         |             |                                            |

| BASE     | Region Name | Start Address                    | End Address | Description                       |
|----------|-------------|----------------------------------|-------------|-----------------------------------|
| REGISTER | CM_PER      | 0x44E00000                       | 0x44E003FF  | Clock Module Peripheral Registers |
|          | Offset      | Clock Module Peripheral Register | Value       | Description                       |
|          |             |                                  |             |                                   |

| BASE                     | Region Name | Start Address                                      | End Address        | Description                                                         |
|--------------------------|-------------|----------------------------------------------------|--------------------|---------------------------------------------------------------------|
| REGISTER                 | I2C1        | 0x4802A000                                         | 0x4802BFFF         | I2C1 Registers                                                      |
|                          | Offset      | I2C1 Register                                      | Value              | Description                                                         |
|                          | 0xB0        | I2C_PSC (Clock Prescalar Register)                 | 0x03               | Write for ICLK of 12 MHz                                            |
| _                        | 0xB4        | I2C_SCLL (SCL Low Time Register)                   | 0x35               | Write for tLOW to get 100kbps                                       |
| ţi.                      |             |                                                    |                    | (5us-Low)                                                           |
| Module                   | 0xB8        | I2C_SCLH (SCL High Time Register)                  | 0x37               | Write for tHIGH to get 100kbps                                      |
| Moo                      |             |                                                    |                    | (5us-High)                                                          |
| - §                      | 0xA8        | I2C_OA (Own Address Register)                      | 0x001              | Write to configure Own Address                                      |
|                          | 0xA4        | I2C_CON (Configuration Register)                   | 0x8000             | Write to take out of reset, enable I2C1                             |
|                          |             |                                                    |                    | module.                                                             |
|                          | 0xA4        | I2C_CON (Configuration Register)                   | 0xE00              | Read-Modify-Write to configure mode.                                |
|                          | 020         | ISC IDOCALABLE CET (Intermed English Cet Berichen) | 00000              | Mode = Master, Transmitter                                          |
| <u>.</u>                 | 0x2C        | I2C_IRQENABLE_SET (Interrupt Enable Set Register)  | 0x0000             | Enable polling, No Interrupts (Part 1).                             |
| zat                      |             |                                                    |                    | Interrupts Enabled (Part 2), Write value for<br>interrupts = 0x0018 |
| Initialization           | 0x94        | I2C BUF (Buffer Configuration Register)            | 0x0000             | Transmit and Receive Threshold before                               |
| = =                      | 0,04        | 126_bot (builet configuration register)            | 0x0000             | RRDY and XRDY are active.                                           |
|                          |             |                                                    |                    | TXTRSH = 0 + 1,                                                     |
|                          |             |                                                    |                    | $\mathbf{RXTRSH} = 0 + 1.$                                          |
| <u> </u>                 | 0xAC        | I2C SA (Slave Address Register)                    | 0x78               | Write Slave address value:                                          |
| Pre-<br>Transmission     |             |                                                    |                    | 1: Newhaven Display = 0x78                                          |
| Pre-<br>Ismis            |             |                                                    |                    | 2: Sitronix Controller = 0x3C up to 0x3F                            |
|                          | 0x98        | I2C_CNT (Data Count Register)                      | 0x78               | n = Depends on Transmission.                                        |
| F                        |             |                                                    |                    | Starting Transmission is 0x7                                        |
|                          | 0x24        | I2C_IRQSTATUS_RAW (I2C Status Raw Register)        | 0x00001000         | Read BB:                                                            |
|                          |             |                                                    |                    | 1: <b>BB</b> is set to 1 after Start Condition.                     |
|                          |             |                                                    |                    | 2: <b>BB</b> is set to 0 after Stop Condition.                      |
| .io                      | 0xA4        | I2C_CON (Configuration Register)                   | 0x3                | Read-Modify-Write to queue Start/Stop                               |
| Initiate<br>Transmission |             |                                                    |                    | Condition.                                                          |
| Init                     |             |                                                    |                    | 1: Stop condition will generate when<br>DCOUNT passes 0.            |
| <u>+</u>                 |             |                                                    |                    | STT = 1,                                                            |
|                          |             |                                                    |                    | STP = 1,                                                            |
|                          |             |                                                    |                    | Conditions = Start-Stop ( <b>DCOUNT</b> =n),                        |
|                          |             |                                                    |                    | Bus Activities = S-A-D(n)D-P.                                       |
|                          | 0x24        | I2C_IRQSTATUS_RAW (I2C Status Raw Register)        | 0x00000008         | Read Mask for reading RRDY (polling or                              |
|                          |             |                                                    |                    | interrupt) to see if data is ready to read                          |
| a c                      |             |                                                    |                    | from I2C_DATA Register.                                             |
| Receive<br>Data          | 0x9C        | I2C_DATA (Data Access Register)                    | Read Received Data | If RRDY is "1" data is ready for read.                              |
| <u>~</u> _               |             |                                                    | Byte               | RXTRSH has been met.                                                |
|                          | 0x28        | I2C_IRQSTATUS (Status Register)                    | 0x00000008         | If "1", Read-Modify-Write to Clear <b>RRDY</b>                      |
|                          | 0x24        | I2C IRQSTATUS RAW (I2C Status Raw Register)        | 0x0000010          | Read Mask for reading XRDY (polling or                              |
|                          |             |                                                    | ,                  | interrupt) to see if data can be written to                         |
|                          |             |                                                    |                    | I2C_DATA Register.                                                  |
|                          | 0x9C        | I2C_DATA (Data Access Register)                    | Write Data Byte to | If <b>XRDY</b> is "1" data is ready for write.                      |
| ۽ ڠِ ا                   |             |                                                    | be Transmitted     | TXTRSH has been met, or                                             |
| Transmit<br>Data         |             |                                                    |                    | anytime there is a read                                             |
| r -                      |             |                                                    |                    | request from external master (for each                              |
|                          |             |                                                    |                    | acknowledge received from                                           |
|                          |             |                                                    |                    | the master), if <b>TXTRSH</b> = 1.                                  |
|                          | 0x28        | I2C_IRQSTATUS (Status Register)                    | 0x0010             | If "1", Read-Modify-Write to clear <b>XRDY</b>                      |
|                          |             |                                                    |                    |                                                                     |