# Computer Science M151B, Homework 2

Michael Wu UID: 404751542

April 16th, 2018

### Problem 1



When overflow has occurred and the highest result bit of the adder is 0, this is negative overflow and so we should have set equal to 1. When overflow has occurred and the highest result bit of the adder is 1, this is positive overflow and so we should have set equal to 0. Thus doing overflow  $\oplus$  result of adder will produce the correct set output.

Consider the following truth table for the 1-bit adder of the highest bit.

| A | B | $C_{\rm in}$ | $C_{\mathrm{out}}$ | Result | Overflow |
|---|---|--------------|--------------------|--------|----------|
| 0 | 0 | 0            | 0                  | 0      | 0        |
| 0 | 0 | 1            | 0                  | 1      | 1        |
| 0 | 1 | 0            | 0                  | 1      | 0        |
| 0 | 1 | 1            | 1                  | 0      | 0        |
| 1 | 0 | 0            | 0                  | 1      | 0        |
| 1 | 0 | 1            | 1                  | 0      | 0        |
| 1 | 1 | 0            | 1                  | 0      | 1        |
| 1 | 1 | 1            | 1                  | 1      | 0        |

Overflow occurs when both inputs A and B are 0 and the result is 1, which corresponds to the conditions  $A \geq 0$ ,  $B \geq 0$ , and Result < 0. This is the first row in figure 3.2 in the book. Overflow also occurs when both inputs A and B are 1 and the result is 0, which corresponds to the conditions A < 0, B < 0, and Result  $\geq 0$ . This is the second row in figure 3.2 in the book. Note that in this truth table,  $C_{\rm in} \oplus C_{\rm out}$  is 1 when overflow occurs and 0 otherwise.

Now consider implementing subtraction with this adder. In this case, we simply need to invert the bits of one input and add the inverted number to the other number, along with a carry in. Because our overflow detection works for addition, this should also detect overflow in subtraction, as all bits will be flipped on one input. For the flipped numbers, the leading bit of a negative number will become 0 and the leading bit of a positive number will become 1. So this also implements the same conditions as the third and fourth rows in figure 3.2 in the book. So overflow will be properly detected in all cases if we use  $C_{\rm in} \oplus C_{\rm out}$  as our overflow signal.

### Problem 3

Because the and, or, and nor operations do not depend on the output of the adder, their results will be the same. Additionally, the add operation normally has a carry in of 0, so it will not be affected either. However, sub will always output one below the desired result. In the case that the result is supposed to be the most negative integer, sub will overflow and output the most positive integer instead. Additionally since slt relies on sub, it will return 1 for values that are equal, instead of returning 0.

### Problem 4

We must execute a load word instruction, because this sets MemRead to 1 while RegDst is 0. If the load word executes correctly, then we know that MemRead does not become 0 when RegDst is 0. Let the program counter be 0 and let instruction memory at address 0 hold the instruction

#### 

in binary, or equivalently 1w \$8, 0(\$9). Let register 9 hold the value 4, let register 8 hold the value 0, and let data memory hold the word 1 at address 4. Then after one cycle the load word should be executed, reading memory at address 4 and storing it in register 8. If register 8 has changed to 1 from 0, then there is no cross-talk fault between MemRead and RegDst. If register 8 is any other value, then there is a cross-talk fault.

#### Problem 5

The only time that the Jump signal is 1 is during a jump instruction. However, the other control signals are don't cares, so the way that they are set are unknown. They depend on the implementation of the control circuit. For the particular implementation shown in the book, I will assume that the signal RegDst is 0 unless an R-format instruction is being executed. This is supported by the PLA implementation of the control circuit shown in Appendix D in figure D.2.5. So we must execute a jump instruction to test whether a cross-talk fault occurs. Let the program counter be 0 and let instruction memory at address 0 hold the instruction

#### 

in binary, or equivalently j 2. Then after one cycle the jump should be executed, making the program counter 8. If the Jump signal is 0, then the program counter should increment normally and be 4. So if the program counter is 8 we know that there is no cross-talk fault between Jump and RegDst, and if the program counter is 4 then we know that there is a cross-talk fault.

These control outputs correspond to MemRead being 1, RegWrite being 1, and all other control signals being 0. Because both Branch and Jump are 0, the program counter will update normally and increment by 4. The format of our instruction is

#### 

where s are the bits input to Read register 1, t are the bits input to Read register 2, and x are the don't care bits. This is because ALUOp and RegDst are 0, so the ALU control unit will not care about the lowest 6 bits and RegDst will choose to use the bits input to Read register 2 to input to Write register as well. Since ALUSrc is 0, the data in the register specified by Read register 2 will be chosen along with the data in the register specified by Read register 1. They will be added together since the ALUOp corresponds to add. The result of this addition will be used as an address and read by the data memory module, since MemRead is 1. However because MemtoReg is 0, we will bypass the data memory read and use the result of the addition instead. Finally since RegWrite is 1, we store the result of the addition into the register specified by Write register, which is the same register as the one specified by Read register 2.

Overall, over one clock cycle this has the effect of taking the data in the registers given by the s and t bits, adding them together, then storing the result in the register given by the t bits. Additionally, the program counter is incremented by 4.

No changes are needed to the datapath, we simply need to output new control signals for lwrr. The controls signals for lwrr should be the same as the control signals for lw, except RegDst should be 1 and ALUSrc should be 0. The controls for lwrr are shown in the following table.

| Signal                                                  | Value                      |
|---------------------------------------------------------|----------------------------|
| RegDst                                                  | 1                          |
| ALUSrc                                                  | 0                          |
| ${\tt MemtoReg}$                                        | 1                          |
| RegWrite                                                | 1                          |
| MemRead                                                 | 1                          |
| ${\tt MemWrite}$                                        | 0                          |
| Branch                                                  | 0                          |
| ALUOp1                                                  | 0                          |
| ALUOp0                                                  | 0                          |
| ALUSrc MemtoReg RegWrite MemRead MemWrite Branch ALUOp1 | 0<br>1<br>1<br>1<br>0<br>0 |



- a) A new multiplexer is needed to select whether to jump or not. This will come after the branch multiplexer, and will jump to the data stored in Read register 1 if the select is 1. The control for this will come from the ALU Control unit. Since the opcode of jr is 0, the ALU Control unit must check that the funct field is 8. If this is the case, it will output 1 for the JumpReg signal, otherwise JumpReg is 0.
- b) A new control signal, JumpReg, must come out of the ALU Control unit. This is 1 if the funct field is 8 when ALUOp1 is 1 and ALUOp2 is 0, and it is 0 otherwise.
- c) No changes are necessary to the control logic shown in table 4.22, as this is for the main control unit, not the ALU Control unit. However the signal JumpReg can be implemented by the following logic.

 $\label{eq:JumpReg} JumpReg = ALUOp1 \land \neg ALUOp0 \land \neg f5 \land \neg f4 \land f3 \land \neg f2 \land \neg f1 \land \neg f0$  Here f5 to f0 denote the bits of the funct field.