# 8Mega x 16bits SDRAM

**Preliminary (Rev 1.0, 2/2001)** 

#### **Features**

- Single 3.3 ± 0.3V power supply
- · Fast clock rate
  - PC133: 133 MHz (CL3)
  - PC100: 100 MHz (CL2)
- Fully synchronous operation referenced to clock rising edge
- 4-bank operation controlled by BA0, BA1 (Bank Address)
- · Programmable Mode registers
  - /CAS Latency: 2 or 3
  - Burst Length: 1, 2, 4, 8 or full page
  - Burst Type: interleaved or linear burst
- Byte Control DQML and DQMU
- · Random column access
- Auto precharge / All banks precharge controlled by A10
- Auto and self-refresh
- · Self-refresh mode: standard and low power
- · 4096 refresh cycles/64ms
- Interface: LVTTL
- 54-pin 400 mil plastic TSOP II package

# **Key Specifications**

|                  | EM639165                      | - 75/8     |
|------------------|-------------------------------|------------|
| t <sub>CK2</sub> | Clock Cycle time (min., CL=2) | 10/10 ns   |
| t <sub>CK3</sub> | Clock Cycle time (min., CL=3) | 7.5/8 ns   |
| t <sub>AC2</sub> | Access time (max., CL=2)      | 6/6 ns     |
| t <sub>AC3</sub> | Access time (max., CL=3)      | 5.4/6 ns   |
| t <sub>RAS</sub> | Row Active time (max.)        | 45/48 ns   |
| t <sub>RC</sub>  | Row Cycle time(min.)          | 67.5/70 ns |

#### Overview

EM639165 is a high-speed Synchronous Dynamic Random Access Memory (SDRAM), organized as 4 banks x 2,097,152 words x 16 bits. All inputs and outputs are referenced to the rising edge of CLK.

It achieves very high-speed data rates up to 133MHz, and is suitable for main memories or graphic memories in computer systems. For handheld device application, we also provide a low power option, with self-refresh current under  $800~\mu A$ .

## Pin Assignment (Top View)

| VDD     | 1 () | 54 | VSS  |
|---------|------|----|------|
| DQ0     | 2    | 53 | DQ15 |
| VDDQ    | 3    | 52 | VSSQ |
| DQ1     | 4    | 51 | DQ14 |
| DQ2     | 5    | 50 | DQ13 |
| VSSQ    | 6    | 49 | VDDQ |
| DQ3     | 7    | 48 | DQ12 |
| DQ4     | 8    | 47 | DQ11 |
| VDDQ    | 9    | 46 | VSSQ |
| DQ5     | 10   | 45 | DQ10 |
| DQ6     | 11   | 44 | DQ9  |
| VSSQ    | 12   | 43 | VDDQ |
| DQ7     | 13   | 42 | DQ8  |
| VDD     | 14   | 41 | VSS  |
| DQML    | 15   | 40 | NC   |
| /WE     | 16   | 39 | DQMU |
| /CAS    | 17   | 38 | CLK  |
| /RAS    | 18   | 37 | CKE  |
| /CS     | 19   | 36 | NC   |
| BA0     | 20   | 35 | A11  |
| BA1     | 21   | 34 | A 9  |
| A10(AP) | 22   | 33 | A 8  |
| Α0      | 23   | 32 | Α7   |
| A 1     | 24   | 31 | A 6  |
| A2      | 25   | 30 | Α5   |
| А3      | 26   | 29 | A4   |
| VDD     | 27   | 28 | VSS  |
|         |      |    |      |

## **Ordering Information**

| Part Number    | Speed<br>Grade | Self refresh current (Max.) |  |  |
|----------------|----------------|-----------------------------|--|--|
| EM639165TS-75  | PC133/CL3      | 2 mA                        |  |  |
| EM639165TS-75L | PC133/CL3      | 800 μΑ                      |  |  |
| EM639165TS-8   | PC100/CL2      | 2 mA                        |  |  |
| EM639165TS-8L  | PC100/CL2      | 800 μΑ                      |  |  |

# Etron Technology, Inc.

No. 6, Technology Rd. V, Science-Based Industrial Park, Hsinchu, Taiwan 30077, R.O.C.

TEL: (886)-3-5782345 FAX: (886)-3-5778671

#### **BLOCK DIAGRAM**



### **PIN FUNCTION**

| CLK             | Input          | Master Clock: All other inputs are referenced to the rising edge of CLK                                                                                                                                                                                                                                                                          |  |  |  |  |
|-----------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| CKE             | Input          | Clock Enable: CKE controls internal clock. When CKE is low, internal clock for the following cycle is ceased. CKE is also used to select auto / self-refresh. After self-refresh mode is started, CKE becomes asynchronous input. Self-refresh is maintained as long as CKE is low.                                                              |  |  |  |  |
| /CS             | Input          | Chip Select: When /CS is high, any command means No Operation.                                                                                                                                                                                                                                                                                   |  |  |  |  |
| /RAS, /CAS, /WE | Input          | Combination of /RAS, /CAS, /WE defines basic commands.                                                                                                                                                                                                                                                                                           |  |  |  |  |
| A0-11           | Input          | A0-11 specify the Row / Column Address in conjunction with BA0,1. The Row Address is specified by A0-11.  The Column Address is specified byA0-8.  A10 is also used to indicate precharge option. When A10 is high at a read / write command, an auto precharge is performed. When A10 is high at a precharge command, all banks are precharged. |  |  |  |  |
| BA0,1           | Input          | Bank Address: BA0,1 specifies one of four banks to which a command is applied. BA0,1 must be set with ACT, PRE, READ, WRITE commands.                                                                                                                                                                                                            |  |  |  |  |
| DQ0-15          | Input / Output | Data In and Data out are referenced to the rising edge of CLK.                                                                                                                                                                                                                                                                                   |  |  |  |  |
| DQMU/L          | Input          | Din Mask / Output Disable: When DQM(U/L) is high in burst write, Din for the current cycle is masked. When DQM(U/L) is high in burst read, Dout is disabled at the next but one cycle.                                                                                                                                                           |  |  |  |  |
| VDD,VSS         | Power Supply   | Power Supply for the memory array and peripheral circuitry.                                                                                                                                                                                                                                                                                      |  |  |  |  |
| VDDQ,VSSQ       | Power Supply   | VDDQ and VSSQ are supplied to the Output Buffers only.                                                                                                                                                                                                                                                                                           |  |  |  |  |

#### **BASIC FUNCTIONS**

The EM639165 provides basic functions, bank (row) activate, burst read / write, bank (row) precharge, and auto / self refresh.

Each command is defined by control signals of /RAS, /CAS and /WE at CLK rising edge. In addition to 3 signals, /CS

,CKE and A10 are used as chip select, refresh opt ion, and precharge option, respectively .

To know the detailed definition of commands, please see the command truth table.



#### Activate (ACT) [/RAS =L, /CAS =/WE =H]

ACT command activates a row in an idle bank indicated by BA.

#### Read (READ) [/RAS =H, /CAS =L, /WE =H]

READ command starts burst read from the active bank indicated by BA. First output data appears after /CAS latency. When A10 =H at this command, the bank is deactivated after the burst read (auto-precharge, **READA**).

#### Write (WRITE) [/RAS =H, /CAS =/WE =L]

WRITE command starts burst write to the active bank indicated by BA. Total data length to be written is set by burst length. When A10 =H at this command, the bank is deactivated after the burst write (auto-precharge, **WRITEA**).

#### Precharge (PRE) [/RAS =L, /CAS =H, /WE =L]

PRE command deactivates the active bank indicated by BA. This command also terminates burst read / write operation. When A10 =H at this command, all banks are deactivated (precharge all, **PREA**).

#### Auto-Refresh (REFA) [/RAS =/CAS =L, /WE =CKE =H]

REFA command starts auto-refresh cycle. Refresh address including bank address are generated internally. After this command, the banks are precharged automatically.

### **COMMAND TRUTH TABLE**

| COMMAND                                             | MNEMONIC | CKE<br>n-1 | CKE<br>n | /CS | /RAS | /CAS | /WE | BA0,1 | A11      | A10 | A0-9 |
|-----------------------------------------------------|----------|------------|----------|-----|------|------|-----|-------|----------|-----|------|
| Deselect                                            | DESEL    | Н          | Х        | Н   | Х    | Х    | Х   | Х     | Х        | Х   | Х    |
| No Operation                                        | NOP      | Н          | Х        | L   | Н    | Н    | Н   | Х     | Х        | Х   | Х    |
| Row Address Entry &<br>Bank Active                  | ACT      | Н          | Х        | L   | L    | Н    | Н   | V     | V        | V   | V    |
| Single Bank Precharge                               | PRE      | Н          | Х        | L   | L    | Н    | L   | V     | Х        | L   | Х    |
| Precharge All Banks                                 | PREA     | Н          | Х        | L   | L    | Н    | L   | Х     | Х        | Н   | Х    |
| Column Address Entry<br>&Write                      | WRITE    | Н          | Х        | L   | Н    | L    | L   | V     | ٧        | L   | V    |
| Column Address Entry &<br>Write with Auto-Precharge | WRITEA   | Н          | Х        | L   | Н    | L    | L   | ٧     | V        | Н   | ٧    |
| Column Address Entry<br>& Read                      | READ     | Н          | Х        | L   | Н    | L    | Н   | V     | V        | L   | V    |
| Column Address Entry &<br>Read with Auto-Precharge  | READA    | Н          | X        | L   | Н    | L    | Н   | V     | <b>V</b> | Н   | V    |
| Auto-Refresh                                        | REFA     | Н          | Н        | Ш   | L    | L    | Ι   | Х     | X        | Х   | Х    |
| Self-Refresh Entry                                  | REFS     | Н          | L        | L   | L    | L    | Н   | Х     | Х        | Х   | Х    |
|                                                     | DEEGV    | L          | Н        | Н   | х    | Х    | Х   | Х     | Х        | Х   | Х    |
| Self-Refresh Exit                                   | REFSX    | L          | Н        | L   | Н    | Н    | Н   | х     | Х        | х   | Х    |
| Burst Terminate                                     | TBST     | Н          | Х        | L   | Н    | Н    | L   | Х     | Х        | Х   | Х    |
| Mode Register Set                                   | MRS      | Н          | Х        | L   | L    | L    | L   | L     | L        | L   | V*1  |

H=High Level, L=Low Level, V=Valid, X=Don't Care, n=CLK cycle number

**NOTE:** 1. A7-A9 =0, A0-A6 =Mode Address

### **FUNCTION TRUTH TABLE**

| Current State | /CS             | /RAS | /CAS    | /WE           | Address                   | Command           | Action                                          |
|---------------|-----------------|------|---------|---------------|---------------------------|-------------------|-------------------------------------------------|
| IDLE          | Н               | X    | X       | X             | X                         | DESEL             | NOP                                             |
|               | L               | Н    | Н       | Н             | X                         | NOP               | NOP                                             |
|               | L               | Н    | Н       | L             | BA                        | TBST              | ILLEGAL*2                                       |
|               | L               | Н    | L       | X             | BA, CA, A10               | READ /<br>WRITE   | ILLEGAL*2                                       |
|               | L               | L    | Н       | Н             | BA, RA                    | ACT               | Bank Active, Latch RA                           |
|               | L               | L    | Н       | L             | BA, A10                   | PRE /<br>PREA     | NOP*4                                           |
|               | L               | L    | L       | Н             | X                         | REFA              | Auto-Refresh*5                                  |
|               | L               | L    | L       | L             | Op-Code,<br>Mode-Add      | MRS               | Mode Register Set*5                             |
| ROW           | Н               | X    | X       | X             | X                         | DESEL             | NOP                                             |
| ACTIVE        | L               | Н    | Н       | Н             | X                         | NOP               | NOP                                             |
|               | L               | Н    | Н       | L             | BA                        | TBST              | NOP                                             |
|               | L               | Н    | L       | Н             | BA, CA, A10               | READ /<br>READA   | Begin Read, Latch CA, Determine Auto-Precharge  |
|               | L               | Н    | L       | L             | BA, CA, A10               | WRITE /<br>WRITEA | Begin Write, Latch CA, Determine Auto-Precharge |
|               | L               | L    | Н       | Н             | BA, RA                    | ACT               | Bank Active / ILLEGAL*2                         |
|               | L L H L BA, A10 |      | BA, A10 | PRE /<br>PREA | Precharge / Precharge All |                   |                                                 |
|               | L               | L    | L       | Н             | X                         | REFA              | ILLEGAL                                         |
|               | L               | L    | L       | L             | Op-Code,<br>Mode-Add      | MRS               | ILLEGAL                                         |

| Current State | /CS | /RAS | /CAS | /WE | Address              | Command           | Action                                                               |
|---------------|-----|------|------|-----|----------------------|-------------------|----------------------------------------------------------------------|
| READ          | Н   | X    | X    | X   | X                    | DESEL             | NOP (Continue Burst to END)                                          |
|               | L   | Н    | Н    | Н   | X                    | NOP               | NOP (Continue Burst to END)                                          |
|               | L   | Н    | Н    | L   | BA                   | TBST              | Terminate Burst                                                      |
|               | L   | Н    | L    | Н   | BA, CA, A10          | READ<br>/READA    | Terminate Burst, Latch CA,Begin<br>Read, Determine Auto-Precharge*3  |
|               | L   | Н    | L    | L   | BA, CA, A10          | WRITE /<br>WRITEA | Terminate Burst, Latch CA,Begin<br>Write, Determine Auto-Precharge*3 |
|               | L   | L    | Н    | Н   | BA, RA               | ACT               | Bank Active / ILLEGAL*2                                              |
|               | L   | L    | Н    | L   | BA, A10              | PRE /<br>PREA     | Terminate Burst, Precharge                                           |
|               | L   | L    | L    | Н   | X                    | REFA              | ILLEGAL                                                              |
|               | L   | L    | L    | L   | Op-Code,<br>Mode-Add | MRS               | ILLEGAL                                                              |
| WRITE         | Н   | X    | X    | X   | X                    | DESEL             | NOP (Continue Burst to END)                                          |
|               | L   | Н    | Н    | Н   | X                    | NOP               | NOP (Continue Burst to END)                                          |
|               | L   | Н    | Н    | L   | BA                   | TBST              | Terminate Burst, Latch CA,Begin                                      |
|               | L   | Н    | L    | Н   | BA, CA, A10          | READ /<br>READA   | Terminate Burst, Latch CA,Begin<br>Read, Determine Auto-Precharge*3  |
|               | L   | Н    | L    | L   | BA, CA, A10          | WRITE /<br>WRITEA | Terminate Burst, Latch CA,Begin<br>Write, Determine Auto-Precharge*3 |
|               | L   | L    | Н    | Н   | BA, RA               | ACT               | Bank Active / ILLEGAL*2                                              |
|               | L   | L    | Н    | L   | BA, A10              | PRE /<br>PREA     | Terminate Burst, Precharge                                           |
|               | L   | L    | L    | Н   | X                    | REFA              | ILLEGAL                                                              |
|               | L   | L    | L    | L   | Op-Code,<br>Mode-Add | MRS               | ILLEGAL                                                              |

| Current State     | /CS | /RAS | /CAS | /WE | Address              | Command            | Action                      |
|-------------------|-----|------|------|-----|----------------------|--------------------|-----------------------------|
| READ with         | Н   | X    | X    | X   | X                    | DESEL              | NOP (Continue Burst to END) |
| AUTO<br>PRECHARGE | L   | Н    | Н    | Н   | X                    | NOP                | NOP (Continue Burst to END) |
|                   | L   | Н    | Н    | L   | BA                   | TBST               | ILLEGAL                     |
|                   | L   | Н    | L    | Н   | BA, CA, A10          | READ /<br>READA    | ILLEGAL                     |
|                   | L   | Н    | L    | L   | BA, CA, A10          | WRITE /<br>WRITE A | ILLEGAL                     |
|                   | L   | L    | Н    | Н   | BA, RA               | ACT                | Bank Active / ILLEGAL*2     |
|                   | L   | L    | Н    | L   | BA, A10              | PRE /<br>PREA      | ILLEGAL*2                   |
|                   | L   | L    | L    | Н   | X                    | REFA               | ILLEGAL                     |
|                   | L   | L    | L    | L   | Op-Code,<br>Mode-Add | MRS                | ILLEGAL                     |
| WRITE with        | Н   | X    | X    | X   | X                    | DESEL              | NOP (Continue Burst to END) |
| AUTO<br>PRECHARGE | L   | Н    | Н    | Н   | X                    | NOP                | NOP (Continue Burst to END) |
|                   | L   | Н    | Н    | L   | BA                   | TBST               | ILLEGAL                     |
|                   | L   | Н    | L    | Н   | BA, CA, A10          | READ /<br>READA    | ILLEGAL                     |
|                   | L   | Н    | L    | L   | BA, CA, A10          | WRITE /<br>WRITEA  | ILLEGAL                     |
|                   | L   | L    | Н    | Н   | BA, RA               | ACT                | Bank Active / ILLEGAL*2     |
|                   | L   | L    | Н    | L   | BA, A10              | PRE /<br>PREA      | ILLEGAL*2                   |
|                   | L   | L    | L    | Н   | X                    | REFA               | ILLEGAL                     |
|                   | L   | L    | L    | L   | Op-Code,<br>Mode-Add | MRS                | ILLEGAL                     |

| Current State | /CS | /RAS | /CAS | /WE | Address              | Command         | Action                      |
|---------------|-----|------|------|-----|----------------------|-----------------|-----------------------------|
| PRE -         | Н   | X    | X    | X   | X                    | DESEL           | NOP (Idle after tRP)        |
| CHARGING      | L   | Н    | Н    | Н   | X                    | NOP             | NOP (Idle after tRP)        |
|               | L   | Н    | Н    | L   | BA                   | TBST            | ILLEGAL*2                   |
|               | L   | Н    | L    | X   | BA, CA, A10          | READ /<br>WRITE | ILLEGAL*2                   |
|               | L   | L    | Н    | Н   | BA, RA               | ACT             | ILLEGAL*2                   |
|               | L   | L    | Н    | L   | BA, A10              | PRE /<br>PREA   | NOP*4 (Idle after tRP)      |
|               | L   | L    | L    | Н   | X                    | REFA            | ILLEGAL                     |
|               | L   | L    | L    | L   | Op-Code,<br>Mode-Add | MRS             | ILLEGAL                     |
| ROW           | Н   | X    | X    | X   | X                    | DESEL           | NOP (Row Active after tRCD) |
| ACTIVATING    | L   | Н    | Н    | Н   | X                    | NOP             | NOP (Row Active after tRCD) |
|               | L   | Н    | Н    | L   | BA                   | TBST            | ILLEGAL*2                   |
|               | L   | Н    | L    | X   | BA, CA, A10          | READ /<br>WRITE | ILLEGAL*2                   |
|               | L   | L    | Н    | Н   | BA, RA               | ACT             | ILLEGAL*2                   |
|               | L   | L    | Н    | L   | BA, A10              | PRE /<br>PREA   | ILLEGAL*2                   |
|               | L   | L    | L    | Н   | X                    | REFA            | ILLEGAL                     |
|               | L   | L    | L    | L   | Op-Code,<br>Mode-Add | MRS             | ILLEGAL                     |

| Current State | /CS | /RAS | /CAS | /WE | Address              | Command         | Action               |
|---------------|-----|------|------|-----|----------------------|-----------------|----------------------|
| WRITE         | Н   | X    | X    | X   | X                    | DESEL           | NOP                  |
| RECOVERING '  | L   | Н    | Н    | Н   | X                    | NOP             | NOP                  |
|               | L   | Н    | Н    | L   | BA                   | TBST            | ILLEGAL*2            |
|               | L   | Н    | L    | X   | BA, CA, A10          | READ /<br>WRITE | ILLEGAL*2            |
|               | L   | L    | Н    | Н   | BA, RA               | ACT             | ILLEGAL*2            |
|               | L   | L    | Н    | L   | BA, A10              | PRE /<br>PREA   | ILLEGAL*2            |
|               | L   | L    | L    | Н   | X                    | REFA            | ILLEGAL              |
|               | L   | L    | L    | L   | Op-Code,<br>Mode-Add | MRS             | ILLEGAL              |
| REFRESHING    | Н   | X    | X    | X   | X                    | DESEL           | NOP (Idle after tRC) |
|               | L   | Н    | Н    | Н   | X                    | NOP             | NOP (Idle after tRC) |
|               | L   | Н    | Н    | L   | BA                   | TBST            | ILLEGAL              |
|               | L   | Н    | L    | X   | BA, CA, A10          | READ /<br>WRITE | ILLEGAL              |
|               | L   | L    | Н    | Н   | BA, RA               | ACT             | ILLEGAL              |
|               | L   | L    | Н    | L   | BA, A10              | PRE /<br>PREA   | ILLEGAL              |
|               | L   | L    | L    | Н   | X                    | REFA            | ILLEGAL              |
|               | L   | L    | L    | L   | Op-Code,<br>Mode-Add | MRS             | ILLEGAL              |

| Current State    | /CS | /RAS | /CAS | /WE | Address              | Command         | Action                |
|------------------|-----|------|------|-----|----------------------|-----------------|-----------------------|
| MODE             | Н   | X    | X    | X   | X                    | DESEL           | NOP (Idle after tRSC) |
| REGISTER SETTING | L   | Н    | Н    | Н   | X                    | NOP             | NOP (Idle after tRSC) |
|                  | L H | Н    | Н    | L   | BA                   | TBST            | ILLEGAL               |
|                  | L   | Н    | L    | X   | BA, CA, A10          | READ /<br>WRITE | ILLEGAL               |
|                  | L   | L    | Н    | Н   | BA, RA               | ACT             | ILLEGAL               |
|                  | L   | L    | Н    | L   | BA, A10              | PRE /<br>PREA   | ILLEGAL               |
|                  | L   | L    | L    | Н   | X                    | REFA            | ILLEGAL               |
|                  | L   | L    | L    | L   | Op-Code,<br>Mode-Add | MRS             | ILLEGAL               |

#### **FUNCTION TRUTH TABLE for CKE**

| Current State           | CKE<br>n-1 | CKE<br>n | /CS | /RAS | /CAS | /WE | Add | Action                             |
|-------------------------|------------|----------|-----|------|------|-----|-----|------------------------------------|
| SELF-                   | Н          | X        | X   | X    | X    | X   | X   | INVALID                            |
| REFRESH*1               | L          | Н        | Н   | X    | X    | X   | X   | Exit Self-Refresh (Idle after tRC) |
|                         | L          | Н        | L   | Н    | Н    | Н   | X   | Exit Self-Refresh (Idle after tRC) |
|                         | L          | Н        | L   | Н    | Н    | L   | X   | ILLEGAL                            |
|                         | L          | Н        | L   | Н    | L    | X   | X   | ILLEGAL                            |
|                         | L          | Н        | L   | L    | X    | X   | X   | ILLEGAL                            |
|                         | L          | L        | X   | X    | X    | X   | X   | NOP (Maintain Self-Refresh)        |
| POWER                   | Н          | X        | X   | X    | X    | X   | X   | INVALID                            |
| DOWN                    | L          | Н        | X   | X    | X    | X   | X   | Exit Power Down to Idle            |
|                         | L          | L        | X   | X    | X    | X   | X   | NOP (Maintain Power Down)          |
| ALL BANKS               | Н          | Н        | X   | X    | X    | X   | X   | Refer to Function Truth Table      |
| IDLE*2                  | Н          | L        | L   | L    | L    | Н   | X   | Enter Self-Refresh                 |
|                         | Н          | L        | Н   | X    | X    | X   | X   | Enter Power Down                   |
|                         | Н          | L        | L   | Н    | Н    | Н   | X   | Enter Power Down                   |
|                         | Н          | L        | L   | Н    | Н    | L   | X   | ILLEGAL                            |
|                         | Н          | L        | L   | Н    | L    | X   | X   | ILLEGAL                            |
|                         | Н          | L        | L   | L    | X    | X   | X   | ILLEGAL                            |
|                         | L          | X        | X   | X    | X    | X   | X   | Refer to Current State =Power Down |
| ANY STATE               | Н          | Н        | X   | X    | X    | X   | X   | Refer to Function Truth Table      |
| other than listed above | Н          | L        | X   | X    | X    | X   | X   | Begin CLK Susspend at Next Cycle*3 |
| fisted above            | L          | Н        | X   | X    | X    | X   | X   | Exit CLK Susspend at Next Cycle*3  |
|                         | L          | L        | X   | X    | X    | X   | X   | Maintain CLK Suspend               |

#### ABBREVIATIONS:

H=High Level, L=Low Level, X=Don't Care

#### NOTES:

- 1. CKE Low to High transition will re-enable CLK and other inputs asynchronously. A minimum setup time must be satisfied before any command other than EXIT.
- 2. Power-Down and Self-Refresh can be entered only from the All Banks Idle State.
- 3. Must be legal command.

#### **POWER ON SEQUENCE**

Before starting normal operation, the following power on sequence is necessary to prevent a SDRAM from damaged or malfunctioning.

- 1. Apply power and start clock. Attempt to maintain CKE high, DQM high and NOP condition at the inputs.
- 2. Maintain stable power, stable clock, and NOP input conditions for a minimum of 200µs.
- 3. Issue precharge commands for all banks. (PRE or PREA)
- After all banks become idle state (after tRP), issue 8 or more auto-refresh commands.
- 5. Issue a mode register set command to initialize the mode register.

After these sequence, the SDRAM is idle state and ready for normal operation.

#### **MODE REGISTER**

Burst Length, Burst Type and /CAS Latency can be programmed by setting the mode register (MRS). The mode register stores these data until the next MRS command, which may be issued when all banks are in idle state. After tRSC from a MRS command, the SDRAM is ready for new command.





R: Reserved for Future Use

FP: Full Page



#### **OPERATIONAL DESCRIPTION**

#### **BANK ACTIVATE**

The SDRAM has four independent banks. Each bank is activated by the ACT command with the bank addresses (BA0,1). A row is indicated by the row addresses A0-11. The minimum activation interval between one bank and the other bank is tRRD. Maximum 2 ACT commands are allowed within tRC , although the number of banks which are active concurrently is not limited.

#### **PRECHARGE**

The PRE command deactivates the bank indicated by BA0,1. When multiple banks are active, the precharge all command (PREA, PRE + A10=H) is available to deactivate them at the same time. After tRP from the precharge, an ACT command to the same bank can be issued.

#### **READ**

After tRCD from the bank activation, a READ command can be issued. 1st output data is available after the /CAS Latency from the READ, followed by (BL -1) consecutive data when the Burst Length is BL. The start address is specified by A0-A9,A11(x4), A0-9(X8), A0-8(X16), and the address sequence of burst data is defined by the Burst Type. A READ command may be applied to any active bank, so the row precharge time (tRP) can be hidden behind continuous output data by interleaving the multiple banks. When A10 is high at a READ command, the auto-precharge (READA) is performed. Any command (READ, WRITE, PRE, TBST, ACT) to the same bank is inhibited till the internal precharge is complete. The internal precharge starts at BL after READA. (Need to keep tRAS min.) The next ACT command can be issued after (BL + tRP) from the previous READA.

#### Bank Activation and Precharge All (BL=4, CL=3)





#### **WRITE**

After tRCD from the bank activation, a WRITE command can be issued. 1st input data is set at the same cycle as the WRITE. Following (BL -1) data are written into the RAM, when the Burst Length is BL. The start address is specified by A0-A9,A11(x4), A0-9(X8), A0-8(X16) and the address sequence of burst data is defined by the Burst Type. A WRITE command may be applied to any active bank, so the row precharge time (tRP) can be hidden behind continuous input data by interleaving the multiple banks. From

the last input data to the PRE command, the write recovery time (tWR) is required. When A10 is high at a WRITE command, the autoprecharge (WRITEA) is performed. Any command (READ, WRITE, PRE, TBST, ACT) to the same bank is inhibited till the internal precharge is complete. The internal precharge begins at tWR after the last input data cycle. (Need to keep tRAS min.) The next ACT command can be issued after tRP from the internal precharge timing.



### **BURST INTERRUPTION** [ Read Interrupted by Read ]

Burst read operation can be interrupted by new read of any bank. Random column access is allowed READ to READ interval is minimum 1 CLK..



### [ Read Interrupted by Write ]

Burst read operation can be interrupted by write of any bank. Random column access is allowed. In this case, the DQ should be controlled adequately by using the DQM to prevent the bus contention. The output is disabled automatically 1 cycle after WRITE assertion.



### [ Read Interrupted by Precharge ]

DQ

Burst read operation can be interrupted by precharge of the same bank . READ to PRE interval is minimum 1 CLK. A PRE command to output disable latency is equivalent to the /CAS

Latency. As a result, READ to PRE interval determines valid data length to be output. The figure below shows examples of BI = 4

#### CLK Command READ PRE Q0 DQ Command READ PRE CL=3Q0 Q1 DQ Command READ PRE DQ READ Command PRE Q0 Q1 DQ READ Command PRE CL=2DQ Q0 Q1 READ Command PRE

Read Interrupted by Precharge (BL=4)

# [Read Interrupted by Burst Terminate] READ to TBST interval is minimum 1 CLK. A TBST command to

Similarly to the precharge, a burst terminate command can interrupt the burst read operation and disable the data output. The terminated bank remains active.

output disable latency is equivalent to the /CAS Latency.



### [Write Interrupted by Write]

Burst write operation can be interrupted by new write of any bank. Random column access is allowed. WRITE to WRITE interval is minimum 1 CLK.



### Write Interrupted by Write (CL=3,BL=4)

## [Write Interrupted by Read]

Burst write operation can be interrupted by read of the same or the other bank. Random column access is allowed. WRITE to READ interval is minimum 1 CLK. The input data on DQ at the interrupting READ cycle is "don't care".



Preliminary 21 Rev 1.0 Feb. 2001

## [ Write Interrupted by Precharge ]

Burst write operation can be interrupted by precharge of the same bank. Write recovery time (tWR) is required from the last data to PRE command. During write recovery, data inputs must be masked by DQM.

## Write Interrupted by Precharge (BL=4)



## [Write Interrupted by Burst Terminate]

Burst terminate command can terminate burst write operation. In this case, the write recovery time is not required and the bank remains active. WRITE to TBST interval is minimum 1 CLK.



#### [Write with Auto-Precharge Interrupted by Write or Read to another Bank]

Burst write with auto-precharge can be interrupted by write or read to another bank. Next ACT command can be issued after tRP. Auto-precharge interruption by a command to the same bank is inhibited.

## Write Interrupted by WRITE to another bank (BL=4)





### [Read with Auto-Precharge Interrupted by Read to another Bank]

Burst write with auto-precharge can be interrupted by write or read to another bank. Next ACT command can be issued after tRP. Auto-precharge interruption by a command to the same bank is inhibited.

## Read Interrupted by Read to another bank (CL=2,BL=4)



### [Full Page Burst]

Full page burst length is available for only the sequential burst type. Full page burst read or write is repeated untill a Precharge or a Burst Terminate command is issued. In case of the full page burst, a read or write with auto-precharge command is illegal.

#### [Single Write]

 $When single \ write \ mode \ is \ set, \ burst \ length \ for \ write \ is \ always \ one, \ independently \ of \ Burst \ Length \ defined \ by \ (A2-0).$ 

#### **AUTO REFRESH**

Single cycle of auto-refresh is initiated with a REFA (/CS=/RAS=/CAS=L,/WE=/CKE=H) command. The refresh address is generated internally. 4096 REFA cycles within 64ms refresh 128M bit memory cells. The auto-refresh is performed on 4 banks concurrently. Before performing an auto-refresh, all

banks must be in the idle state. Auto-refresh to auto-refresh interval is minimum tRC. Any command must not be supplied to the device before tRC from the REFA command.



#### **SELF REFRESH**

Self-refresh mode is entered by issuing a REFS command (/CS= /RAS= /CAS= L, /WE= H, CKE= L). Once the self-refresh is initiated, it is maintained as long as CKE is kept low. During the self-refresh mode, CKE is asynchronous and the only enabled input ,all other inputs including CLK are disabled and ignored, so that power consumption due to

synchronous inputs is saved. To exit the self-refresh, supplying stable CLK inputs, asserting DESEL or NOP command and then asserting CKE=H. After tRC from the 1st CLK egde following CKE=H, all banks are in the idle state and a new command can be issued, but DESEL or NOP commands must be asserted till then.

#### Self-Refresh



#### **CLK SUSPEND**

CKE controls the internal CLK at the following cycle. Figure below shows how CKE works. By negating CKE, the next internal CLK is suspended. The purpose of CLK suspend is power down, output suspend or input suspend. CKE is a

synchronous input except during the self-refresh mode. CLK suspend can be performed either when the banks are active or idle. A command at the suspended cycle is ignored.



### **Power Down by CKE**



### DQ Suspend by CKE (CL=2)



#### **DQM CONTROL**

DQM is a dual function signal defined as the data mask for writes and the output disable for reads. During writes, DQM(U,L) masks input data word by word. DQM(U,L) to write mask latency

is 0. During reads, DQM(U,L) forces output to Hi-Z word by word. DQM(U,L) to output Hi-Z latency is 2.

# **DQM Function(CL=3)**



#### **ABSOLUTE MAXIMUM RATINGS**

| Symbol | Parameter                 | Condition            | Rating     | Unit |
|--------|---------------------------|----------------------|------------|------|
| VDD    | Supply Voltage            | with respect to VSS  | -0.5 - 4.6 | V    |
| VDDQ   | Supply Voltage for Output | with respect to VSSQ | -0.5 - 4.6 | V    |
| VI     | Input Voltage             | with respect to VSS  | -0.5 - 4.6 | V    |
| VO     | Output Voltage            | with respect to VSSQ | -0.5 - 4.6 | V    |
| IO     | Output Current            |                      | 50         | mA   |
| Pd     | Power Dissipation         | Ta = 25°C            | 1000       | mW   |
| Topr   | Operating Temperature     |                      | 0 - 70     | °C   |
| Tstg   | Storage Temperature       |                      | -65 - 150  | °C   |

#### **RECOMMENDED OPERATING CONDITIONS**

(Ta=0 - 70 °C ,unless otherwise noted)

| Symbol | Parameter                           | Min. | Тур. | Max.      | Unit |
|--------|-------------------------------------|------|------|-----------|------|
| VDD    | Supply Voltage                      | 3.0  | 3.3  | 3.6       | V    |
| VSS    | Supply Voltage                      | 0    | 0    |           | V    |
| VDDQ   | Supply Voltage for output           | 3.0  | 3.3  | 3.6       | V    |
| VSSQ   | Supply Voltage for output           | 0    | 0    | 0         | V    |
| VIH*1  | High-Level Input Voltage all inputs | 2.0  |      | VDDQ +0.3 | V    |
| VIL*2  | Low-level Input Voltage all inputs  | -0.3 |      | 0.8       | V    |

#### NOTES:

- 1. VIH(max)=5.5V for pulse width less than 10ns.
- 2. VIL(min)=-1.0V for pulse width less than 10ns.

#### **CAPACITANCE**

 $(Ta=0\ -70^{\circ}C, VDD=VDDQ=3.3\pm0.3\ V\ , V\ S\ S=V\ S\ Q=0\ V\ , u\ nle\ s\ o\ therwise\ noted)$ 

| Symbol | Parameter                      | Test Condition          | Min. | Max. | Unit |
|--------|--------------------------------|-------------------------|------|------|------|
| CI(A)  | Input Capacitance, address pin | @ 1MHz                  | 2.5  | 5.0  | pF   |
| CI(C)  | Input Capacitance, contorl pin | 1.4V bias               | 2.5  | 5.0  | pF   |
| CI(K)  | Input Capacitance, CLK pin     | 200mV swing<br>Vcc=3.3V | 2.5  | 4.0  | pF   |
| CI/O   | Input Capacitance, I/O pin     |                         | 4.0  | 6.5  | pF   |

#### **AVERAGE SUPPLY CURRENT from Vdd**

(Ta=0 - 70°C, VDD=VDDQ=3.3±0.3V,VSS=VSSQ=0V, unless otherwise noted)

| ITEM                           | Symbol     | ool Test Condition                                   |           | Ma  | Unit |       |
|--------------------------------|------------|------------------------------------------------------|-----------|-----|------|-------|
| TTEM                           | Symbol     |                                                      |           | -75 | -8   | Cilit |
|                                |            |                                                      |           | 100 | 95   | mA    |
| Operating current              | Icc1       | tRC=min, tCLK=min<br>BL=1,IOL=0mA                    |           | 110 | 100  | mA    |
|                                |            |                                                      |           | 130 | 120  | mA    |
| Precharge Standby              | Icc2N      | CKE=VILma:<br>tCLK=15ns                              | х         | 20  | 20   | mA    |
| current in Non-Power down mode | Icc2NS     | CKE=VIHmin<br>CLK=VILmax(fixed)                      |           | 15  | 15   | mA    |
| Precharge Standby              | Icc2P      | CKE=VIHmin<br>tCLK=15ns(Note)                        |           | 2   | 2    | mA    |
| current in Power down mode     | Icc2PS     | CKE=VIHmin<br>tCLK=VILmax(fixed)                     |           | 1   | 1    | mA    |
| A C Con II                     | Icc3N      | CKE=/CS=VIHmin<br>tCLK=15ns(Note)                    |           | 30  | 30   | mA    |
| Active Standby current         | Icc3NS     | CKE=VIHmin<br>tCLK=VILmax(fixed)                     |           | 20  | 20   | ША    |
| Burst current                  | Icc4       | All Bank Active<br>tCLK = min<br>BL=4, CL=3, IOL=0mA |           | 160 | 130  | mA    |
| Auto-refresh current           | Icc5       | tRC=min, tCLK=min                                    |           | 160 | 160  | mA    |
| Self-refresh current           | CKE < 0.2V |                                                      | Standard  | 2   | 2    | mA    |
|                                |            |                                                      | Low-Power | 800 | 800  | μΑ    |

#### NOTE:

- 1. Icc(max) is specified at the output open condition.
- 2. Input signals are changed one time during 30ns.

#### **AC OPERATING CONDITIONS AND CHARACTERISTICS**

(Ta=0 - 70°C, VDD=VSSQ=3.3±0.3V,VSS=VSSQ=0V, unless otherwise noted)

| Symbol   | Parameter Test Conditions      |                       | Min. | Max. | Unit |
|----------|--------------------------------|-----------------------|------|------|------|
| VOH (DC) | High-Level Output Voltage (DC) | IOH=-2mA              | 2.4  |      | V    |
| VOL (DC) | Low-level Output Voltage (DC)  | IOL= 2mA              |      | 0.4  | V    |
| IOZ      | Off-state Output Current       | Q floating VO= 0 VDDQ | -10  | 10   | μΑ   |
| II       | Input Current                  | VIH = 0 VDDQ +0.3V    | -10  | 10   | μΑ   |

#### **AC TIMING REQUIREMENTS**

 $(Ta=0\ -\ 70^{\circ}C,\ VDD=VDDQ=3.3\pm0.3V, VSS=VSSQ=0V,\ unless\ otherwise\ noted)$ 

Input Pulse Levels:0.8V-2.0V

Input Timing Measurement Level:1.4V

| Symbol | Parameter                     |      | -75  |      | -8   |      | Unit |
|--------|-------------------------------|------|------|------|------|------|------|
| J      |                               |      | Min. | Max. | Min. | Max. |      |
| tCLK   | CLK cycle time                | CL=2 | 10   |      | 10   |      | ns   |
|        |                               | CL=3 | 7.5  |      | 8    |      | ns   |
| tCH    | CLK High pulse width          |      | 2.5  |      | 3    |      | ns   |
| tCL    | CLK Low pulse width           |      | 2.5  |      | 3    |      | ns   |
| tΤ     | Transition time of CLK        |      | 1    | 10   | 1    | 10   | ns   |
| tIS    | Input Setup time (all inputs) |      | 1.8  |      | 2    |      | ns   |
| tIH    | Input Hold time (all inputs)  |      | 1    |      | 1    |      | ns   |
| tRC    | Row Cycle time                |      | 67.5 |      | 70   |      | ns   |
| tRFC   | Refresh Cycle Time            |      | 75   |      | 80   |      | ns   |
| tRCD   | Row to Column Delay           |      | 20   |      | 20   |      | ns   |
| tRAS   | Row Active time               |      | 45   | 100K | 48   | 100K | ns   |
| tRP    | Row Precharge time            |      | 20   |      | 20   |      | ns   |
| tWR    | Write Recovery time           |      | 15   |      | 20   |      | ns   |
| tRRD   | Act to Act Delay time         | 15   |      | 20   |      | ns   |      |
| tRSC   | Mode Register Set Cycle tin   | 15   |      | 20   |      | ns   |      |
| tREF   | Refresh Interval time         |      |      | 64   |      | 64   | ms   |



Any AC timing is referenced to the input signal passing through 1.4V.

#### **SWITCHING CHARACTERISTICS**

(Ta=0 - 70°C, VDD=VDDQ=3.3±0.3V,VSS=VSSQ=0V, unless otherwise noted)

| Symbol                   | Parameter                                       |      | -75  |      | -8   |      | Unit  |      |
|--------------------------|-------------------------------------------------|------|------|------|------|------|-------|------|
|                          |                                                 |      | Min. | Max. | Min. | Max. | Oilit | Note |
| tAC Access time from CLK | CL=2                                            |      | 6    |      | 6    | ns   |       |      |
|                          | Access time from CLK                            | CL=3 |      | 5.4  |      | 6    | ns    |      |
| .011                     | Output Hold time from CLK                       | CL=2 | 3    |      | 3    |      | ns    |      |
| tOH                      |                                                 | CL=3 | 3    |      | 3    |      | ns    | *1   |
| tOLZ                     | Delay time, output low-<br>impedance from CLK   |      | 0    |      | 0    |      | ns    |      |
| tOHZ                     | Delay time , output high-<br>impedance from CLK |      | 3    | 5.4  | 3    | 6    | ns    |      |

#### NOTE:

1. If clock rising time is longer than 1ns,(tr/2-0.5ns) should be added to the parameter.

# **Output Load Condition**



## Burst Write (single bank) @BL=4



## Burst Write (multi bank) @BL=4



## Burst Read (single bank) @BL=4 CL=2



### Burst Read (multiple bank) @BL=4 CL=2



## Write Interrupted by Write @BL=4



## Read Interrupted by Read @BL=4,CL=2



## Write Interrupted by Read, Read Interrupted by Write @BL=4,CL=2



## Write/Read Terminated by Precharge @BL=4,CL=2



## Write/Read Terminated by Burst Terminate @BL=4,CL=2



## Single Write Burst Read @BL=4,CL=2



## **Power-Up Sequesce and Intialize**



#### **Auto Refresh**



All banks must be idle before REFA is issued.

#### **Self Refresh**



All banks must be idle before REFS is issued.

## CLK Suspension @BL=4,CL=2



#### **Power Down**



# **EtronTech**

## 54 Pin TSOP II Package Outline Drawing Information



| Symbol | Dimension in inch |         |        | Dimension in mm |         |        |
|--------|-------------------|---------|--------|-----------------|---------|--------|
|        | Min               | Normal  | Max    | Min             | Normal  | Max    |
| Α      | -                 | -       | 0.047  | -               | -       | 1.194  |
| A1     | 0.002             | 0.00395 | 0.0059 | 0.05            | 0.1     | 0.150  |
| A2     | -                 | -       | 0.0411 | -               | -       | 1.044  |
| В      | 0.012             | 0.015   | 0.016  | 0.3             | 0.35    | 0.40   |
| С      | 0.0047            | 0.0065  | 0.0083 | 0.120           | 1.165   | 0.210  |
| D      | 0.872             | 0.8755  | 0.879  | 22.149          | 22.238  | 22.327 |
| E      | 0.3960            | 0.400   | 0.4040 | 10.058          | 10.16   | 10.262 |
| е      | -                 | 0.0315  | -      | -               | 0.80    | -      |
| HE     | 0.462             | 0.466   | 0.470  | 11.735          | 11.8365 | 11.938 |
| L      | 0.016             | 0.020   | 0.0235 | 0.406           | 0.50    | 0.597  |
| L1     | -                 | 0.033   | -      | -               | 0.84    | -      |
| S      | -                 | 0.035   | -      | -               | 0.88    | -      |
| у      | -                 | -       | 0.004  | -               | -       | 0.10   |
| q      | 0°                | -       | 5°     | 0°              | -       | 5°     |

#### Notes:

- 1. Dimension D & E do not include interiead flash.
- 2. Dimension B does not include dambar protrusion/intrusion.
- 3. Dimension S includes end flash.
- 4. Controlling dimension: mm

## This datasheet has been downloaded from:

www. Data sheet Catalog.com

Datasheets for electronic components.