## Computer Architectures 02LSEOV 02LSEOQ [MA-ZZ]

# Delivery date: Monday 22 October 2018

Laboratory 1

Expected delivery of lab\_01.zip including:

- program\_1.s

- lab\_01.pdf (fill and export this file to pdf)

Please, configure the winMIPS64 processor architecture with the configuration provided in the following, it is call *Base Configuration*:

Ctrl+A

• Code address bus: 12

• Data address bus: 12

- Pipelined FP arithmetic unit (latency): 6 stages
- Pipelined multiplier unit (latency): 8 stages
- divider unit (latency): not pipelined unit, 28 clock cycles
- Forwarding optimization is disabled
- Branch Target Buffer is disabled
- Branch delay slot is disabled
- Integer ALU: 1 clock cycle
- Data memory: 1 clock cycle

Configure Window

Architecture

• Branch delay slot: 1 clock cycle.

### Use the Configure menu:

Ħ

File Execute

- remove the flags (where activating Enable options)
- Activate the *Architecture* menu (Ctrl+A) →

 Modify the defaults Architectural parameters (if needed)





1) Improve your assembly skills and learn by example about pipeline optimizations.

Write an assembly program called **program\_1.s** (to be delivered as part of the **laboratory**) for the win*MIPS64* architecture and execute it. The program has to search for the maximum integer value in a vector composed of 100 integer elements previously stored in the memory; every element of the vector is 64-bit wise and contains signed integer values. The program saves the obtained value in a variable allocated in memory, called *result*.

Identify and use the main components of the simulator:

- a. Running the WinMIPS simulator
  - Launch the graphic interface ...\winMIPS64\winmips64.exe
- b. Assembly and check your program:
  - Load the program from the File→Open menu (CTRL-O). In the case the of errors, you may use the following command in the command line to compile the program and check the errors:
  - ...\winMIPS64\asm program 1.s
- c. Run your program step by step (F7), identifying the whole processor behavior in the six simulator windows:

Pipeline, Code, Data, Register, Cycles and Statistics

d. Enable one at a time the optimization features that were initially disabled and collect statistics to fill the following table (fill all required data in the table before exporting this file to pdf format to be delivered).

Table 1: Program performance for different processor configurations

|           | Number of clock cycles |            |                         |            |  |  |  |
|-----------|------------------------|------------|-------------------------|------------|--|--|--|
| Program   | No optimization        | Forwarding | Branch Target<br>Buffer | Delay Slot |  |  |  |
| program_1 | 1512                   | 1012       | 1430                    | 1639       |  |  |  |

### 2) Perform execution time measurements.

Search in the winMIPS64 folder the following benchmark programs:

- a.isort.s
- b. mult.s
- c. series.s
- d. program 1.s (your program)

Starting from the basic configuration with no optimizations, compute by simulation the number of cycles required to execute these programs; in this initial scenario, it is assumed that the programs weight is the same (25%) for everyone. Assume a processor frequency of 1MHz.

Then, change processor configuration and vary the programs weights as following. Compute again the performance for every case and fill the table below (fill all required data in the table before exporting this file to pdf format to be delivered).

- 1) Configuration 1
  - a. Enable Forwarding
  - b. Disable branch target buffer
  - c. Disable Delay Slot

Assume that the weight of all programs is the same (25%).

- 2) Configuration 2
  - a. Enable Forwarding
  - b. Enable branch target buffer
  - c. Disable Delay Slot

Assume that the weight of all programs is the same (25%).

3) Configuration 3

Configuration 1, but assume that the weight of the program your\_program is 50%.

4) Configuration 4

Configuration 1, but assume that the weight of the program series.s is 50%.

Table 2: Processor performance for different weighted programs

| Program     | No           | Conf. 1   | Conf. 2   | Conf. 3    | Conf. 4    |
|-------------|--------------|-----------|-----------|------------|------------|
|             | optimization |           |           |            |            |
| isort.s     | 0.25*2591    | 0.25*1894 | 0.25*1701 | 0.167*1894 | 0.167*1894 |
| mult.s      | 0.25*1880    | 0.25*980  | 0.25*922  | 0.167*980  | 0.167*980  |
| series.s    | 0.25*550     | 0.25*233  | 0.25*234  | 0.167*233  | 0.5*233    |
| program_1.s | 0.25*1512    | 0.25*1012 | 0.25*930  | 0.5*1012   | 0.167*1012 |
| TOTAL TIME  | 1633.25      | 1029.75   | 946.25    | 1024.87    | 765.462    |

For time computations, use a clock frequency of 1MHz.

sltiu - set if less than or equal immediate unsigned

#### WinMIPS64 - branch if pair of registers are equal The following assembler directives are supported - branch if pair of registers are not equal .data - start of data segment begz - branch if register is equal to zero .text - start of code segment bnez - branch if register is not equal to zero .code - start of code segment (same as .text) .org <n> - start address - iump to address .space <n> - leave n empty bytes - jump to address in register .asciiz <s> - enters zero terminated ascii string - jump and link to address (call subroutine) jal .ascii <s> - enter ascii string jalr - jump and link to address in register (call subroutine) .align $\langle n \rangle$ - align to n-byte boundary .word $\langle n1 \rangle, \langle n2 \rangle$ ... - enters word(s) of data (64-bits) dsll - shift left logical .byte $\langle n1 \rangle, \langle n2 \rangle$ .. - enter bytes dsrl - shift right logical .word32 <n1>,<n2>.. - enters 32 bit number(s) dsra - shift right arithmetic dsllv - shift left logical by variable amount .word16 <n1>,<n2>.. - enters 16 bit number(s) dsrlv - shift right logical by variable amount .double $\langle n1 \rangle$ , $\langle n2 \rangle$ .. - enters floating-point number(s) dsrav - shift right arithmetic by variable amount where <n> denotes a number like 24, <s> denotes a string movz - move if register equals zero like "fred", and movn - move if register not equal to zero nop - no operation <n1>,<n2>.. denotes numbers seperated by commas. and - logical and The following instructions are supported or - logical or - load byte - logical xor xor lbu - load byte unsigned - set if less than - store byte sltu - set if less than unsigned sb - load 16-bit half-word dadd - add integers - load 16-bit half word unsigned daddu - add integers unsigned - store 16-bit half-word dsub - subtract integers sh - load 32-bit word dsubu - subtract integers unsigned lw lwu - load 32-bit word unsigned - store 32-bit word add.d - add floating-point SW - load 64-bit double-word sub.d - subtract floating-point ld sd - store 64-bit double-word mul.d - multiply floating-point l.d - load 64-bit floating-point div.d - divide floating-point s.d - store 64-bit floating-point mov.d - move floating-point cvt.d.l - convert 64-bit integer to a double FP format halt - stops the program cvt.l.d - convert double FP to a 64-bit integer format daddi - add immediate c.lt.d - set FP flag if less than daddui - add immediate unsigned c.le.d - set FP flag if less than or equal to andi - logical and immediate c.eq.d - set FP flag if equal to bc1f - branch to address if FP flag is FALSE ori - logical or immediate xori - exclusive or immediate bc1t - branch to address if FP flag is TRUE lui - load upper half of register immediate mtc1 - move data from integer register to FP register slti - set if less than or equal immediate mfc1 - move data from FP register to integer register