# STS7PF30L



# P-channel 30 V, 0.16 Ω typ.,7 A, STripFET™ II Power MOSFET in a SO-8 package

Datasheet - production data



Figure 1: Internal schematic diagram



### **Features**

| Order code | V <sub>DS</sub> | R <sub>DS(on)</sub> max. | I <sub>D</sub> |
|------------|-----------------|--------------------------|----------------|
| STS7PF30L  | 30 V 0.021 Ω    |                          | 7 A            |

- Standard outline for easy automated surface mount assembly
- Low threshold drive

### **Applications**

Switching applications

### **Description**

This Power MOSFET series realized with STMicroelectronics unique STripFET™ process is specifically designed to minimize input capacitance and gate charge. It is therefore ideal as a primary switch in advanced high-efficiency isolated DC-DC converters for Telecom and Computer applications. It is also suitable for any application with low gate charge drive requirements.

**Table 1: Device summary** 

| Order code | Marking | Package | Packaging     |
|------------|---------|---------|---------------|
| STS7PF30L  | 7PF30L  | SO-8    | Tape and reel |

Contents STS7PF30L

## Contents

| 1 | Electric | cal ratings                         | 3  |
|---|----------|-------------------------------------|----|
| 2 | Electric | cal characteristics                 | 4  |
|   | 2.1      | Electrical characteristics (curves) | 6  |
| 3 | Test cir | rcuits                              | 8  |
| 4 | Packag   | je information                      | 9  |
|   | 4.1      | SO-8 package information            | 9  |
|   | 4.2      | Packing information                 | 11 |
| 5 | Revisio  | on history                          | 12 |

STS7PF30L Electrical ratings

# 1 Electrical ratings

Table 2: Absolute maximum ratings

| Symbol                         | Parameter                                               | Value      | Unit |
|--------------------------------|---------------------------------------------------------|------------|------|
| V <sub>DS</sub>                | Drain-source voltage                                    | 30         | V    |
| $V_{GS}$                       | Gate-source voltage                                     | ± 20       | V    |
| $V_{DGR}$                      | Drain-gate voltage ( $R_{GS}$ = 20 k $\Omega$ )         | 30         | V    |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>amb</sub> = 25 °C  | 7          | Α    |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>amb</sub> = 100 °C | 4.4        | Α    |
| I <sub>DM</sub> <sup>(1)</sup> | Drain current (pulsed)                                  | 28         | Α    |
| P <sub>TOT</sub>               | Total dissipation at T <sub>amb</sub> = 25 °C           | 2.5        | W    |
| T <sub>stg</sub>               | Storage temperature range -55 to 150                    |            | °C   |
| Tj                             | Operating junction temperature range                    | -55 (0 150 | °C   |

#### Notes:

Table 3: Thermal data

| Symbol                              | Parameter                       | Value | Unit |
|-------------------------------------|---------------------------------|-------|------|
| R <sub>thj-amb</sub> <sup>(1)</sup> | Thermal resistance junction-amb | 50    | °C/W |

#### Notes:

 $<sup>^{(1)}\!</sup>When$  mounted on 1 inch² FR-4 board, 2 oz. Cu., t  $\leq$  10 s



For the P-channel Power MOSFET, current polarity of voltages and current have to be reversed.

 $<sup>\</sup>ensuremath{^{(1)}}\mbox{Pulse}$  width limited by safe operating area.

Electrical characteristics STS7PF30L

## 2 Electrical characteristics

(T<sub>C</sub> = 25 °C unless otherwise specified)

Table 4: Static

| Symbol              | Parameter                          | Test conditions                                                                  | Min.  | Тур.  | Max.  | Unit |
|---------------------|------------------------------------|----------------------------------------------------------------------------------|-------|-------|-------|------|
| $V_{(BR)DSS}$       | Drain-source breakdown voltage     | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$                                    | 30    |       |       | >    |
|                     | Zara gota valtaga drain            | $V_{GS} = 0 \text{ V}, V_{DS} = 30 \text{ V}$                                    |       |       | 1     | μΑ   |
| I <sub>DSS</sub>    | Zero gate voltage drain<br>current | $V_{GS} = 0 \text{ V}, V_{DS} = 30 \text{ V},$<br>$T_{C} = 125 \text{ °C}^{(1)}$ |       |       | 10    | μΑ   |
| I <sub>GSS</sub>    | Gate-body leakage current          | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 16 \text{ V}$                                |       |       | ±100  | nA   |
| V <sub>GS(th)</sub> | Gate threshold voltage             | $V_{DS} = V_{GS}$ , $I_D = 250 \mu A$                                            | 1     | 1.6   | 2.5   | V    |
| -                   | Static drain-source                | $V_{GS} = 10 \text{ V}, I_D = 3.5 \text{ A}$                                     | 0.011 | 0.016 | 0.021 |      |
| R <sub>DS(on)</sub> | on-resistance                      | $V_{GS} = 4.5 \text{ V}, I_{D} = 3.5 \text{ A}$                                  | 0.016 | 0.022 | 0.028 | Ω    |

#### Notes:

**Table 5: Dynamic** 

| Symbol           | Parameter                    | Test conditions                                          | Min. | Тур.  | Max. | Unit |
|------------------|------------------------------|----------------------------------------------------------|------|-------|------|------|
| <b>g</b> fs      | Forward transconductance     | $V_{DS} = 20 \text{ V}, I_{D} = 3.5 \text{ A}$           | -    | 16    |      | S    |
| C <sub>iss</sub> | Input capacitance            |                                                          | -    | 2600  |      | pF   |
| Coss             | Output capacitance           | $V_{DS} = 25 \text{ V, } f = 1 \text{ MHz,}$             | -    | 523   |      | pF   |
| C <sub>rss</sub> | Reverse transfer capacitance | $V_{GS} = 0 V$                                           | -    | 174   |      | pF   |
| Qg               | Total gate charge            | $V_{DD} = 15 \text{ V}, I_D = 7 \text{ A},$              | -    | 28    | 38   | nC   |
| $Q_{gs}$         | Gate-source charge           | $V_{GS} = 4.5 \text{ V}$<br>(see Figure 15: "Gate charge | -    | 8.75  |      | nC   |
| $Q_{gd}$         | Gate-drain charge            | test circuit")                                           | -    | 12.35 |      | nC   |

### Table 6: Switching times

| Symbol              | Parameter           | Test conditions                                             | Min. | Тур. | Max. | Unit |
|---------------------|---------------------|-------------------------------------------------------------|------|------|------|------|
| $t_{\text{d(on)}}$  | Turn-on delay time  | V <sub>DD</sub> = 15 V, I <sub>D</sub> = 3.5 A              | ı    | 68   | ı    | ns   |
| t <sub>r</sub>      | Rise time           | $R_G = 4.7 \Omega$ , $V_{GS} = 4.5 V$                       | -    | 54   | -    | ns   |
| $t_{\text{d(off)}}$ | Turn-off-delay time | (see Figure 14: "Switching times test circuit for resistive | -    | 65   | -    | ns   |
| t <sub>f</sub>      | Fall time           | load")                                                      | -    | 23   | -    | ns   |



For the P-channel Power MOSFET, current polarity of voltages and current have to be reversed.



 $<sup>\</sup>ensuremath{^{(1)}}\mbox{Defined}$  by design, not subject to production test.

Table 7: Source drain diode

| Symbol                         | Parameter                     | Test conditions                                                                    | Min. | Тур. | Max. | Unit |
|--------------------------------|-------------------------------|------------------------------------------------------------------------------------|------|------|------|------|
| I <sub>SD</sub>                | Source-drain current          |                                                                                    | -    |      | 7    | Α    |
| I <sub>SDM</sub>               | Source-drain current (pulsed) |                                                                                    | -    |      | 28   | Α    |
| V <sub>SD</sub> <sup>(1)</sup> | Forward on voltage            | V <sub>GS</sub> = 0 V, I <sub>SD</sub> = 7 A                                       | -    |      | 1.2  | V    |
| t <sub>rr</sub>                | Reverse recovery time         | I <sub>SD</sub> = 7 A, di/dt = 100 A/μs,                                           |      | 40   |      | ns   |
| Q <sub>rr</sub>                | Reverse recovery charge       | $V_{DD} = 15 \text{ V}, T_j = 150 \text{ °C}$<br>(see Figure 16: "Test circuit for | -    | 46   |      | nC   |
| I <sub>RRM</sub>               | Reverse recovery current      | inductive load switching and diode recovery times")                                | -    | 2.3  |      | А    |

#### Notes:

 $<sup>{}^{(1)}\</sup>text{Pulse}$  test: pulse duration = 300  $\mu\text{s},$  duty cycle 1.5%



For the P-channel Power MOSFET, current polarity of voltages and current have to be reversed.

# 2.2 Electrical characteristics (curves)





















Test circuits STS7PF30L

## 3 Test circuits

Figure 14: Switching times test circuit for resistive load

Figure 15: Gate charge test circuit

Figure 15: Gate charge test circuit

Scisseo

Figure 15: Gate charge test circuit



STS7PF30L Package information

## 4 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: **www.st.com**. ECOPACK® is an ST trademark.

### 4.1 SO-8 package information

SEATING PLANE

CCC C

SECTION B-B

SECTION B-B

BASE METAL

0016023, So-807. fig2, Rev6

Figure 17: SO-8 package outline

Table 8: SO-8 mechanical data

| Table 6. 30-6 mechanical data |      |      |      |  |
|-------------------------------|------|------|------|--|
| Dim.                          |      | mm   |      |  |
|                               | Min. | Тур. | Max. |  |
| А                             |      |      | 1.75 |  |
| A1                            | 0.10 |      | 0.25 |  |
| A2                            | 1.25 |      |      |  |
| b                             | 0.31 |      | 0.51 |  |
| b1                            | 0.28 |      | 0.48 |  |
| С                             | 0.10 |      | 0.25 |  |
| c1                            | 0.10 |      | 0.23 |  |
| D                             | 4.80 | 4.90 | 5.00 |  |
| Е                             | 5.80 | 6.00 | 6.20 |  |
| E1                            | 3.80 | 3.90 | 4.00 |  |
| е                             |      | 1.27 |      |  |
| h                             | 0.25 |      | 0.50 |  |
| L                             | 0.40 |      | 1.27 |  |
| L1                            |      | 1.04 |      |  |
| L2                            |      | 0.25 |      |  |
| k                             | 0°   |      | 8°   |  |
| ccc                           |      |      | 0.10 |  |

Figure 18: SO-8 recommended footprint (dimensions are in mm)



STS7PF30L Package information

# 4.2 Packing information

Figure 19: SO-8 tape and reel dimensions



Table 9: SO-8 tape and reel mechanical data

| Dim  |      | mm   |      |
|------|------|------|------|
| Dim. | Min. | Тур. | Max. |
| А    |      |      | 330  |
| С    | 12.8 |      | 13.2 |
| D    | 20.2 |      |      |
| N    | 60   |      |      |
| Т    |      |      | 22.4 |
| Ao   | 8.1  |      | 8.5  |
| Во   | 5.5  |      | 5.9  |
| Ko   | 2.1  |      | 2.3  |
| Po   | 3.9  |      | 4.1  |
| Р    | 7.9  |      | 8.1  |

Revision history STS7PF30L

# 5 Revision history

Table 10: Document revision history

| Date        | Revision | Changes                                           |
|-------------|----------|---------------------------------------------------|
| 13-Dec-2003 | 1        | First revision.                                   |
| 25-Jun-2004 | 2        | Preliminary data.                                 |
| 18-Jan-2005 | 3        | Modified value on Table 6.                        |
| 29-Sep-2005 | 4        | Complete version.                                 |
| 09-nov-2005 | 5        | The document has been reformatted.                |
|             |          | Modified: Table 1: "Device summary" in cover page |
| 22-Feb-2016 | 6        | Modified: Table 4: "Static"                       |
|             |          | Minor text changes                                |

\_\_\_\_\_ DocID8905 Rev 6

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2016 STMicroelectronics - All rights reserved

