# **Chapter 36 Comparator (CMP)**

#### 36.1 Introduction

#### **NOTE**

For the chip-specific implementation details of this module's instances, see the chip configuration information.

The comparator (CMP) module provides a circuit for comparing two analog input voltages. The comparator circuit is designed to operate across the full range of the supply voltage, known as rail-to-rail operation.

The Analog MUX (ANMUX) provides a circuit for selecting an analog input signal from eight channels. One signal is provided by the 6-bit digital-to-analog converter (DAC). The mux circuit is designed to operate across the full range of the supply voltage.

The 6-bit DAC is 64-tap resistor ladder network which provides a selectable voltage reference for applications where voltage reference is needed. The 64-tap resistor ladder network divides the supply reference  $V_{in}$  into 64 voltage levels. A 6-bit digital signal input selects the output voltage level, which varies from  $V_{in}$  to  $V_{in}$ /64.  $V_{in}$  can be selected from two voltage sources,  $V_{in1}$  and  $V_{in2}$ . The 6-bit DAC from a comparator is available as an on-chip internal signal only and is not available externally to a pin.

#### 36.1.1 CMP features

The CMP has the following features:

- Operational over the entire supply range
- Inputs may range from rail to rail
- Programmable hysteresis control

#### Introduction

- Selectable interrupt on rising-edge, falling-edge, or both rising or falling edges of the comparator output
- Selectable inversion on comparator output
- Capability to produce a wide range of outputs such as:
  - Sampled
  - Windowed, which is ideal for certain PWM zero-crossing-detection applications
  - Digitally filtered:
    - Filter can be bypassed
    - Can be clocked via external SAMPLE signal or scaled bus clock
- External hysteresis can be used at the same time that the output filter is used for internal functions
- Two software selectable performance levels:
  - Shorter propagation delay at the expense of higher power
  - Low power, with longer propagation delay
- DMA transfer support
  - A comparison event can be selected to trigger a DMA transfer
- Functional in all modes of operation
- The window and filter functions are not available in the following modes:
  - Stop
  - VLPS
  - LLS
  - VLLSx

## 36.1.2 6-bit DAC key features

The 6-bit DAC has the following features:

- 6-bit resolution
- Selectable supply reference source
- Power Down mode to conserve power when not in use
- Option to route the output to internal comparator input

# 36.1.3 ANMUX key features

The ANMUX has the following features:

- Two 8-to-1 channel mux
- Operational over the entire supply range

# 36.1.4 CMP, DAC and ANMUX diagram

The following figure shows the block diagram for the High-Speed Comparator, DAC, and ANMUX modules.



Figure 36-1. CMP, DAC and ANMUX block diagram

# 36.1.5 CMP block diagram

The following figure shows the block diagram for the CMP module.



Figure 36-2. Comparator module block diagram

#### In the CMP block diagram:

- The Window Control block is bypassed when CR1[WE] = 0
- If CR1[WE] = 1, the comparator output will be sampled on every bus clock when WINDOW=1 to generate COUTA. Sampling does NOT occur when WINDOW = 0.
- The Filter block is bypassed when not in use.
- The Filter block acts as a simple sampler if the filter is bypassed and CR0[FILTER CNT] is set to 0x01.
- The Filter block filters based on multiple samples when the filter is bypassed and CR0[FILTER\_CNT] is set greater than 0x01.
  - If CR1[SE] = 1, the external SAMPLE input is used as sampling clock
  - If CR1[SE] = 0, the divided bus clock is used as sampling clock

K64 Sub-Family Reference Manual, Rev. 3, July 2017

#### Memory map/register definitions

- If enabled, the Filter block will incur up to one bus clock additional latency penalty on COUT due to the fact that COUT, which is crossing clock domain boundaries, must be resynchronized to the bus clock.
- CR1[WE] and CR1[SE] are mutually exclusive.

# 36.2 Memory map/register definitions

#### **CMP** memory map

| Absolute<br>address<br>(hex) | Register name                               | Width<br>(in bits)                                  | Access | Reset value | Section/<br>page |
|------------------------------|---------------------------------------------|-----------------------------------------------------|--------|-------------|------------------|
| 4007_3000                    | CMP Control Register 0 (CMP0_CR0)           | 8                                                   | R/W    | 00h         | 36.2.1/906       |
| 4007_3001                    | CMP Control Register 1 (CMP0_CR1)           | 8                                                   | R/W    | 00h         | 36.2.2/907       |
| 4007_3002                    | CMP Filter Period Register (CMP0_FPR)       | 8                                                   | R/W    | 00h         | 36.2.3/909       |
| 4007_3003                    | CMP Status and Control Register (CMP0_SCR)  | 8 R/W 00h                                           |        |             |                  |
| 4007_3004                    | DAC Control Register (CMP0_DACCR)           | 8 R/W 00h                                           |        |             |                  |
| 4007_3005                    | IUX Control Register (CMP0_MUXCR) 8 R/W 00h |                                                     |        |             | 36.2.6/911       |
| 4007_3008                    | CMP Control Register 0 (CMP1_CR0) 8 R/W 00h |                                                     |        |             | 36.2.1/906       |
| 4007_3009                    | CMP Control Register 1 (CMP1_CR1) 8 R/W 00  |                                                     |        |             | 36.2.2/907       |
| 4007_300A                    | CMP Filter Period Register (CMP1_FPR) 8     |                                                     | R/W    | 00h         | 36.2.3/909       |
| 4007_300B                    | CMP Status and Control Register (CMP1_SCR)  | MP Status and Control Register (CMP1_SCR) 8 R/W 00h |        | 00h         | 36.2.4/909       |
| 4007_300C                    | DAC Control Register (CMP1_DACCR)           | 8                                                   | R/W    | 00h         | 36.2.5/910       |
| 4007_300D                    | MUX Control Register (CMP1_MUXCR)           | 8                                                   | R/W    | 00h         | 36.2.6/911       |
| 4007_3010                    | CMP Control Register 0 (CMP2_CR0)           | 8                                                   | R/W    | 00h         | 36.2.1/906       |
| 4007_3011                    | CMP Control Register 1 (CMP2_CR1) 8 R/W     |                                                     | 00h    | 36.2.2/907  |                  |
| 4007_3012                    | CMP Filter Period Register (CMP2_FPR)       | 8                                                   | R/W    | 00h         | 36.2.3/909       |
| 4007_3013                    | CMP Status and Control Register (CMP2_SCR)  | 8                                                   | R/W    | 00h         | 36.2.4/909       |
| 4007_3014                    | DAC Control Register (CMP2_DACCR) 8 R/W 00h |                                                     |        |             | 36.2.5/910       |
| 4007_3015                    | MUX Control Register (CMP2_MUXCR)           | 8                                                   | R/W    | 00h         | 36.2.6/911       |

# 36.2.1 CMP Control Register 0 (CMPx\_CR0)

Address: Base address + 0h offset



#### CMPx\_CR0 field descriptions

| Field             | Description                                                                                                                                                             |  |  |  |  |  |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 7<br>Reserved     | This field is reserved. This read-only field is reserved and always has the value 0.                                                                                    |  |  |  |  |  |
| 6–4<br>FILTER_CNT | Filter Sample Count  Represents the number of consecutive samples that must agree prior to the comparator outure filter                                                 |  |  |  |  |  |
|                   | accepting a new output state. For information regarding filter programming and latency, see the Functional description.                                                 |  |  |  |  |  |
|                   | 000 Filter is disabled. If SE = 1, then COUT is a logic 0. This is not a legal state, and is not recommended. If SE = 0, COUT = COUTA.                                  |  |  |  |  |  |
|                   | One sample must agree. The comparator output is simply sampled.                                                                                                         |  |  |  |  |  |
|                   | 010 2 consecutive samples must agree.                                                                                                                                   |  |  |  |  |  |
|                   | 011 3 consecutive samples must agree.                                                                                                                                   |  |  |  |  |  |
|                   | 100 4 consecutive samples must agree.                                                                                                                                   |  |  |  |  |  |
|                   | 101 5 consecutive samples must agree.                                                                                                                                   |  |  |  |  |  |
|                   | 110 6 consecutive samples must agree.                                                                                                                                   |  |  |  |  |  |
|                   | 111 7 consecutive samples must agree.                                                                                                                                   |  |  |  |  |  |
| 3<br>Reserved     | This field is reserved. This read-only field is reserved and always has the value 0.                                                                                    |  |  |  |  |  |
| 2<br>Reserved     | This field is reserved. This read-only field is reserved and always has the value 0.                                                                                    |  |  |  |  |  |
| HYSTCTR           | Comparator hard block hysteresis control                                                                                                                                |  |  |  |  |  |
|                   | Defines the programmable hysteresis level. The hysteresis values associated with each level are device-specific. See the Data Sheet of the device for the exact values. |  |  |  |  |  |
|                   | 00 Level 0                                                                                                                                                              |  |  |  |  |  |
|                   | 01 Level 1                                                                                                                                                              |  |  |  |  |  |
|                   | 10 Level 2                                                                                                                                                              |  |  |  |  |  |
|                   | 11 Level 3                                                                                                                                                              |  |  |  |  |  |

# 36.2.2 CMP Control Register 1 (CMPx\_CR1)

Address: Base address + 1h offset



#### CMPx\_CR1 field descriptions

| Field | Description                                                                                                                                                                                                                                                       |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | Sample Enable                                                                                                                                                                                                                                                     |
|       | At any given time, either SE or WE can be set. If a write to this register attempts to set both, then SE is set and WE is cleared. However, avoid writing 1s to both field locations because this "11" case is reserved and may change in future implementations. |

Table continues on the next page...

K64 Sub-Family Reference Manual, Rev. 3, July 2017

#### Memory map/register definitions

## CMPx\_CR1 field descriptions (continued)

| Field         | Description                                                                                                                                                                                                                                                       |  |  |  |  |  |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|               | 0 Sampling mode is not selected.                                                                                                                                                                                                                                  |  |  |  |  |  |
|               | 1 Sampling mode is selected.                                                                                                                                                                                                                                      |  |  |  |  |  |
| 6<br>WE       | Windowing Enable                                                                                                                                                                                                                                                  |  |  |  |  |  |
|               | At any given time, either SE or WE can be set. If a write to this register attempts to set both, then SE is set and WE is cleared. However, avoid writing 1s to both field locations because this "11" case is reserved and may change in future implementations. |  |  |  |  |  |
|               | 0 Windowing mode is not selected.                                                                                                                                                                                                                                 |  |  |  |  |  |
|               | 1 Windowing mode is selected.                                                                                                                                                                                                                                     |  |  |  |  |  |
| 5<br>Reserved | This field is reserved. This read-only field is reserved and always has the value 0.                                                                                                                                                                              |  |  |  |  |  |
| 4             | Power Mode Select                                                                                                                                                                                                                                                 |  |  |  |  |  |
| PMODE         | See the electrical specifications table in the device Data Sheet for details.                                                                                                                                                                                     |  |  |  |  |  |
|               | 0 Low-Speed (LS) Comparison mode selected. In this mode, CMP has slower output propagation delay and lower current consumption.                                                                                                                                   |  |  |  |  |  |
|               | 1 High-Speed (HS) Comparison mode selected. In this mode, CMP has faster output propagation delay and higher current consumption.                                                                                                                                 |  |  |  |  |  |
| 3             | Comparator INVERT                                                                                                                                                                                                                                                 |  |  |  |  |  |
| INV           | Allows selection of the polarity of the analog comparator function. It is also driven to the COUT output, on both the device pin and as SCR[COUT], when OPE=0.                                                                                                    |  |  |  |  |  |
|               | 0 Does not invert the comparator output.                                                                                                                                                                                                                          |  |  |  |  |  |
|               | 1 Inverts the comparator output.                                                                                                                                                                                                                                  |  |  |  |  |  |
| 2<br>COS      | Comparator Output Select                                                                                                                                                                                                                                          |  |  |  |  |  |
| 003           | 0 Set the filtered comparator output (CMPO) to equal COUT.                                                                                                                                                                                                        |  |  |  |  |  |
|               | 1 Set the unfiltered comparator output (CMPO) to equal COUTA.                                                                                                                                                                                                     |  |  |  |  |  |
| 1<br>OPE      | Comparator Output Pin Enable                                                                                                                                                                                                                                      |  |  |  |  |  |
| OFL           | O CMPO is not available on the associated CMPO output pin. If the comparator does not own the pin, this field has no effect.                                                                                                                                      |  |  |  |  |  |
|               | 1 CMPO is available on the associated CMPO output pin.                                                                                                                                                                                                            |  |  |  |  |  |
|               | The comparator output (CMPO) is driven out on the associated CMPO output pin if the comparator owns the pin. If the comparator does not own the field, this bit has no effect.                                                                                    |  |  |  |  |  |
| 0             | Comparator Module Enable                                                                                                                                                                                                                                          |  |  |  |  |  |
| EN            | Enables the Analog Comparator module. When the module is not enabled, it remains in the off state, and consumes no power. When the user selects the same input from analog mux to the positive and negative port, the comparator is disabled automatically.       |  |  |  |  |  |
|               | 0 Analog Comparator is disabled.                                                                                                                                                                                                                                  |  |  |  |  |  |
|               | 1 Analog Comparator is enabled.                                                                                                                                                                                                                                   |  |  |  |  |  |

## 36.2.3 CMP Filter Period Register (CMPx\_FPR)

Address: Base address + 2h offset



#### CMPx\_FPR field descriptions

| Field    | Description                                                                                                                                                                                                                    |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FILT_PER | Filter Sample Period                                                                                                                                                                                                           |
|          | Specifies the sampling period, in bus clock cycles, of the comparator output filter, when CR1[SE]=0. Setting FILT_PER to 0x0 disables the filter. Filter programming and latency details appear in the Functional description. |
|          | This field has no effect when CR1[SE]=1. In that case, the external SAMPLE signal is used to determine the sampling period.                                                                                                    |

#### CMP Status and Control Register (CMPx\_SCR) 36.2.4

Address: Base address + 3h offset



#### CMPx\_SCR field descriptions

| Field         | Description                                                                                                                                                                                 |  |  |  |  |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 7<br>Reserved | This field is reserved. This read-only field is reserved and always has the value 0.                                                                                                        |  |  |  |  |
| 6<br>DMAEN    | DMA Enable Control  Enables the DMA transfer triggered from the CMP module. When this field is set, a DMA request is asserted when CFR or CFF is set.  0 DMA is disabled. 1 DMA is enabled. |  |  |  |  |
| 5<br>Reserved | This field is reserved. This read-only field is reserved and always has the value 0.                                                                                                        |  |  |  |  |
| 4<br>IER      | Comparator Interrupt Enable Rising  Enables the CFR interrupt from the CMP. When this field is set, an interrupt will be asserted when CFR is set.                                          |  |  |  |  |

Table continues on the next page...

K64 Sub-Family Reference Manual, Rev. 3, July 2017 **NXP Semiconductors** 909

#### Memory map/register definitions

#### CMPx\_SCR field descriptions (continued)

| Field     | Description                                                                                                                                                                                                                         |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           | 0 Interrupt is disabled.                                                                                                                                                                                                            |
|           | 1 Interrupt is enabled.                                                                                                                                                                                                             |
| 3<br>IEF  | Comparator Interrupt Enable Falling                                                                                                                                                                                                 |
|           | Enables the CFF interrupt from the CMP. When this field is set, an interrupt will be asserted when CFF is set.                                                                                                                      |
|           | 0 Interrupt is disabled.                                                                                                                                                                                                            |
|           | 1 Interrupt is enabled.                                                                                                                                                                                                             |
| 2<br>CFR  | Analog Comparator Flag Rising                                                                                                                                                                                                       |
| OTH       | Detects a rising-edge on COUT, when set, during normal operation. CFR is cleared by writing 1 to it. During Stop modes, CFR is level sensitive is edge sensitive.                                                                   |
|           | 0 Rising-edge on COUT has not been detected.                                                                                                                                                                                        |
|           | 1 Rising-edge on COUT has occurred.                                                                                                                                                                                                 |
| 1         | Analog Comparator Flag Falling                                                                                                                                                                                                      |
| CFF       | Detects a falling-edge on COUT, when set, during normal operation. CFF is cleared by writing 1 to it. During Stop modes, CFF is level sensitive sedge sensitive.                                                                    |
|           | 0 Falling-edge on COUT has not been detected.                                                                                                                                                                                       |
|           | 1 Falling-edge on COUT has occurred.                                                                                                                                                                                                |
| 0<br>COUT | Analog Comparator Output                                                                                                                                                                                                            |
|           | Returns the current value of the Analog Comparator output, when read. The field is reset to 0 and will read as CR1[INV] when the Analog Comparator module is disabled, that is, when CR1[EN] = 0. Writes to this field are ignored. |

# 36.2.5 DAC Control Register (CMPx\_DACCR)

Address: Base address + 4h offset



#### CMPx\_DACCR field descriptions

| Field      | Description                                                                                                                         |
|------------|-------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>DACEN | DAC Enable  Enables the DAC. When the DAC is disabled, it is powered down to conserve power.  0 DAC is disabled.  1 DAC is enabled. |
| 6<br>VRSEL | Supply Voltage Reference Source Select                                                                                              |

Table continues on the next page...

911

#### CMPx\_DACCR field descriptions (continued)

| Field | Description                                                                                     |  |  |  |  |
|-------|-------------------------------------------------------------------------------------------------|--|--|--|--|
|       | 0 V <sub>in1</sub> is selected as resistor ladder network supply reference.                     |  |  |  |  |
|       | 1 V <sub>in2</sub> is selected as resistor ladder network supply reference.                     |  |  |  |  |
| VOSEL | DAC Output Voltage Select                                                                       |  |  |  |  |
|       | Selects an output voltage from one of 64 distinct levels.                                       |  |  |  |  |
|       | DACO = $(V_{in}/64)$ * $(VOSEL[5:0] + 1)$ , so the DACO range is from $V_{in}/64$ to $V_{in}$ . |  |  |  |  |

# 36.2.6 MUX Control Register (CMPx\_MUXCR)

Address: Base address + 5h offset



#### CMPx\_MUXCR field descriptions

| Field         | Description                                                                                                                                                                           |  |  |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7             | Pass Through Mode Enable                                                                                                                                                              |  |  |
| PSTM          | This bit is used to enable to MUX pass through mode. Pass through mode is always available but for some devices this feature must be always disabled due to the lack of package pins. |  |  |
|               | 0 Pass Through Mode is disabled.                                                                                                                                                      |  |  |
|               | 1 Pass Through Mode is enabled.                                                                                                                                                       |  |  |
| 6<br>Reserved | This field is reserved. This read-only field is reserved and always has the value 0.                                                                                                  |  |  |
| 5–3           | Plus Input Mux Control                                                                                                                                                                |  |  |
| PSEL          | Determines which input is selected for the plus input of the comparator. For INx inputs, see CMP, DAC, and ANMUX block diagrams.                                                      |  |  |
|               | NOTE: When an inappropriate operation selects the same input for both muxes, the comparator automatically shuts down to prevent itself from becoming a noise generator.               |  |  |
|               | 000 INO                                                                                                                                                                               |  |  |
|               | 001 IN1                                                                                                                                                                               |  |  |
|               | 010 IN2                                                                                                                                                                               |  |  |
|               | 011 IN3                                                                                                                                                                               |  |  |
|               | 100 IN4                                                                                                                                                                               |  |  |
|               | 101 IN5                                                                                                                                                                               |  |  |
|               | 110 IN6                                                                                                                                                                               |  |  |
|               | 111 IN7                                                                                                                                                                               |  |  |
| MSEL          | Minus Input Mux Control                                                                                                                                                               |  |  |
|               | Determines which input is selected for the minus input of the comparator. For INx inputs, see CMP, DAC, and ANMUX block diagrams.                                                     |  |  |

Table continues on the next page...

K64 Sub-Family Reference Manual, Rev. 3, July 2017

#### CMPx\_MUXCR field descriptions (continued)

| Field | Description                                                                                                                                                             |  |  |  |  |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|       | NOTE: When an inappropriate operation selects the same input for both muxes, the comparator automatically shuts down to prevent itself from becoming a noise generator. |  |  |  |  |
|       | 000 INO                                                                                                                                                                 |  |  |  |  |
|       | 001 IN1                                                                                                                                                                 |  |  |  |  |
|       | 010 IN2                                                                                                                                                                 |  |  |  |  |
|       | 011 IN3                                                                                                                                                                 |  |  |  |  |
|       | 100 IN4                                                                                                                                                                 |  |  |  |  |
|       | 101 IN5                                                                                                                                                                 |  |  |  |  |
|       | 110 IN6                                                                                                                                                                 |  |  |  |  |
|       | 111 IN7                                                                                                                                                                 |  |  |  |  |

# 36.3 Functional description

The CMP module can be used to compare two analog input voltages applied to INP and INM.

CMPO is high when the non-inverting input is greater than the inverting input, and is low when the non-inverting input is less than the inverting input. This signal can be selectively inverted by setting CR1[INV] = 1.

SCR[IER] and SCR[IEF] are used to select the condition which will cause the CMP module to assert an interrupt to the processor. SCR[CFF] is set on a falling-edge and SCR[CFR] is set on rising-edge of the comparator output. The optionally filtered CMPO can be read directly through SCR[COUT].

## 36.3.1 CMP functional modes

There are the following main sub-blocks to the CMP module:

- The comparator itself
- The window function
- The filter function

The filter, CR0[FILTER\_CNT], can be clocked from an internal or external clock source. The filter is programmable with respect to the number of samples that must agree before a change in the output is registered. In the simplest case, only one sample must agree. In this case, the filter acts as a simple sampler.

The external sample input is enabled using CR1[SE]. When set, the output of the comparator is sampled only on rising edges of the sample input.

The "windowing mode" is enabled by setting CR1[WE]. When set, the comparator output is sampled only when WINDOW=1. This feature can be used to ignore the comparator output during time periods in which the input voltages are not valid. This is especially useful when implementing zero-crossing-detection for certain PWM applications.

The comparator filter and sampling features can be combined as shown in the following table. Individual modes are discussed below.

Table 36-1. Comparator sample/filter controls

| Mode # | CR1[EN]                                                                                              | CR1[WE] | CR1[SE] | CR0[FILTER_C<br>NT] | FPR[FILT_PER] | Operation                                                                                                                                                                    |
|--------|------------------------------------------------------------------------------------------------------|---------|---------|---------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | 0                                                                                                    | Х       | Х       | Х                   | Х             | Disabled                                                                                                                                                                     |
|        |                                                                                                      |         |         |                     |               | See the Disabled mode (# 1).                                                                                                                                                 |
| 2A     | 1                                                                                                    | 0       | 0       | 0x00                | X             | Continuous Mode                                                                                                                                                              |
| 2B     | 1                                                                                                    | 0       | 0       | Х                   | 0x00          | See the Continuous mode (#s 2A & 2B).                                                                                                                                        |
| 3A     | 1                                                                                                    | 0       | 1       | 0x01                | X             | Sampled, Non-Filtered mode                                                                                                                                                   |
| 3B     | 1                                                                                                    | 0       | 0       | 0x01                | > 0x00        | See the Sampled, Non-Filtered mode (#s 3A & 3B).                                                                                                                             |
| 4A     | 1                                                                                                    | 0       | 1       | > 0x01              | X             | Sampled, Filtered mode                                                                                                                                                       |
| 4B     | 1                                                                                                    | 0       | 0       | > 0x01              | > 0x00        | See the Sampled, Filtered mode (#s 4A & 4B).                                                                                                                                 |
| 5A     | 1                                                                                                    | 1       | 0       | 0x00                | X             | Windowed mode                                                                                                                                                                |
| 5B     | 1                                                                                                    | 1       | 0       | X                   | 0x00          | Comparator output is sampled on every rising bus clock edge when SAMPLE=1 to generate COUTA.                                                                                 |
|        |                                                                                                      |         |         |                     |               | See the Windowed mode (#s 5A & 5B).                                                                                                                                          |
| 6      | 1                                                                                                    | 1       | 0       | 0x01                | 0x01-0xFF     | Windowed/Resampled mode                                                                                                                                                      |
|        |                                                                                                      |         |         |                     |               | Comparator output is sampled on every rising bus clock edge when SAMPLE=1 to generate COUTA, which is then resampled on an interval determined by FILT_PER to generate COUT. |
|        |                                                                                                      |         |         |                     |               | See the Windowed/Resampled mode (# 6).                                                                                                                                       |
| 7      | 1                                                                                                    | 1       | 0       | > 0x01              | 0x01-0xFF     | Windowed/Filtered mode                                                                                                                                                       |
|        |                                                                                                      |         |         |                     |               | Comparator output is sampled on every rising bus clock edge when SAMPLE=1 to generate COUTA, which is then resampled and filtered to generate COUT.                          |
|        |                                                                                                      |         |         |                     |               | See the Windowed/Filtered mode (#7).                                                                                                                                         |
| All    | All other combinations of CR1[EN], CR1[WE], CR1[SE], CR0[FILTER_CNT], and FPR[FILT_PER] are illegal. |         |         |                     |               |                                                                                                                                                                              |

#### **Functional description**

For cases where a comparator is used to drive a fault input, for example, for a motor-control module such as FTM, it must be configured to operate in Continuous mode so that an external fault can immediately pass through the comparator to the target fault circuitry.

#### **Note**

Filtering and sampling settings must be changed only after setting CR1[SE]=0 and CR0[FILTER\_CNT]=0x00. This resets the filter to a known state.

## 36.3.1.1 Disabled mode (# 1)

In Disabled mode, the analog comparator is non-functional and consumes no power. CMPO is 0 in this mode.

#### 36.3.1.2 Continuous mode (#s 2A & 2B)



Figure 36-3. Comparator operation in Continuous mode

#### NOTE

See the chip configuration section for the source of sample/ window input.

The analog comparator block is powered and active. CMPO may be optionally inverted, but is not subject to external sampling or filtering. Both window control and filter blocks are completely bypassed. SCR[COUT] is updated continuously. The path from comparator input pins to output pin is operating in combinational unclocked mode. COUT and COUTA are identical.

For control configurations which result in disabling the filter block, see the Filter Block Bypass Logic diagram.

## 36.3.1.3 Sampled, Non-Filtered mode (#s 3A & 3B)



Figure 36-4. Sampled, Non-Filtered (# 3A): sampling point externally driven

In Sampled, Non-Filtered mode, the analog comparator block is powered and active. The path from analog inputs to COUTA is combinational unclocked. Windowing control is completely bypassed. COUTA is sampled whenever a rising-edge is detected on the filter block clock input.

K64 Sub-Family Reference Manual, Rev. 3, July 2017

#### **Functional description**

The only difference in operation between Sampled, Non-Filtered (# 3A) and Sampled, Non-Filtered (# 3B) is in how the clock to the filter block is derived. In #3A, the clock to filter block is externally derived while in #3B, the clock to filter block is internally derived.

The comparator filter has no other function than sample/hold of the comparator output in this mode (# 3B).



Figure 36-5. Sampled, Non-Filtered (# 3B): sampling interval internally derived

#### 36.3.1.4 Sampled, Filtered mode (#s 4A & 4B)

In Sampled, Filtered mode, the analog comparator block is powered and active. The path from analog inputs to COUTA is combinational unclocked. Windowing control is completely bypassed. COUTA is sampled whenever a rising edge is detected on the filter block clock input.

The only difference in operation between Sampled, Non-Filtered (# 3A) and Sampled, Filtered (# 4A) is that, now, CR0[FILTER\_CNT]>1, which activates filter operation.



Figure 36-6. Sampled, Filtered (# 4A): sampling point externally driven



Figure 36-7. Sampled, Filtered (# 4B): sampling point internally derived

The only difference in operation between Sampled, Non-Filtered (# 3B) and Sampled, Filtered (# 4B) is that now, CR0[FILTER\_CNT]>1, which activates filter operation.

## 36.3.1.5 Windowed mode (#s 5A & 5B)

The following figure illustrates comparator operation in the Windowed mode, ignoring latency of the analog comparator, polarity select, and window control block. It also assumes that the polarity select is set to non-inverting state.

#### **NOTE**

The analog comparator output is passed to COUTA only when the WINDOW signal is high.

In actual operation, COUTA may lag the analog inputs by up to one bus clock cycle plus the combinational path delay through the comparator and polarity select logic.



Figure 36-8. Windowed mode operation



Figure 36-9. Windowed mode

For control configurations which result in disabling the filter block, see Filter Block Bypass Logic diagram.

#### **Functional description**

When any windowed mode is active, COUTA is clocked by the bus clock whenever WINDOW = 1. The last latched value is held when WINDOW = 0.

## 36.3.1.6 Windowed/Resampled mode (# 6)

The following figure uses the same input stimulus shown in Figure 36-8, and adds resampling of COUTA to generate COUT. Samples are taken at the time points indicated by the arrows in the figure. Again, prop delays and latency are ignored for the sake of clarity.

This example was generated solely to demonstrate operation of the comparator in windowed/resampled mode, and does not reflect any specific application. Depending upon the sampling rate and window placement, COUT may not see zero-crossing events detected by the analog comparator. Sampling period and/or window placement must be carefully considered for a given application.



Figure 36-10. Windowed/resampled mode operation

This mode of operation results in an unfiltered string of comparator samples where the interval between the samples is determined by FPR[FILT\_PER] and the bus clock rate. Configuration for this mode is virtually identical to that for the Windowed/Filtered Mode shown in the next section. The only difference is that the value of CR0[FILTER\_CNT] must be 1.

921

## 36.3.1.7 Windowed/Filtered mode (#7)

This is the most complex mode of operation for the comparator block, as it uses both windowing and filtering features. It also has the highest latency of any of the modes. This can be approximated: up to 1 bus clock synchronization in the window function + ((CR0[FILTER\_CNT] \* FPR[FILT\_PER]) + 1) \* bus clock for the filter function.

When any windowed mode is active, COUTA is clocked by the bus clock whenever WINDOW = 1. The last latched value is held when WINDOW = 0.



Figure 36-11. Windowed/Filtered mode

## 36.3.2 Power modes

## 36.3.2.1 Wait mode operation

During Wait and VLPW modes, the CMP, if enabled, continues to operate normally and a CMP interrupt can wake the MCU.

#### 36.3.2.2 Stop mode operation

Depending on clock restrictions related to the MCU core or core peripherals, the MCU is brought out of stop when a compare event occurs and the corresponding interrupt is enabled. Similarly, if CR1[OPE] is enabled, the comparator output operates as in the normal operating mode and comparator output is placed onto the external pin. In Stop modes, the comparator can be operational in both:

- High-Speed (HS) Comparison mode when CR1[PMODE] = 1
- Low-Speed (LS) Comparison mode when CR1[PMODE] = 0

It is recommended to use the LS mode to minimize power consumption.

If stop is exited with a reset, all comparator registers are put into their reset state.

#### 36.3.2.3 Low-Leakage mode operation

When the chip is in Low-Leakage modes:

- The CMP module is partially functional and is limited to Low-Speed mode, regardless of CR1[PMODE] setting
- Windowed, Sampled, and Filtered modes are not supported
- The CMP output pin is latched and does not reflect the compare output state.

The positive- and negative-input voltage can be supplied from external pins or the DAC output. The MCU can be brought out of the Low-Leakage mode if a compare event occurs and the CMP interrupt is enabled. After wakeup from low-leakage modes, the CMP module is in the reset state except for SCR[CFF] and SCR[CFR].

## 36.3.3 Startup and operation

A typical startup sequence is listed here.

- The time required to stabilize COUT will be the power-on delay of the comparators plus the largest propagation delay from a selected analog source through the analog comparator, windowing function and filter. See the Data Sheets for power-on delays of the comparators. The windowing function has a maximum of one bus clock period delay. The filter delay is specified in the Low-pass filter.
- During operation, the propagation delay of the selected data paths must always be considered. It may take many bus clock cycles for COUT and SCR[CFR]/SCR[CFF]

923

- to reflect an input change or a configuration change to one of the components involved in the data path.
- When programmed for filtering modes, COUT will initially be equal to 0, until sufficient clock cycles have elapsed to fill all stages of the filter. This occurs even if COUTA is at a logic 1.

## 36.3.4 Low-pass filter

The low-pass filter operates on the unfiltered and unsynchronized and optionally inverted comparator output COUTA and generates the filtered and synchronized output COUT.

Both COUTA and COUT can be configured as module outputs and are used for different purposes within the system.

Synchronization and edge detection are always used to determine status register bit values. They also apply to COUT for all sampling and windowed modes. Filtering can be performed using an internal timebase defined by FPR[FILT\_PER], or using an external SAMPLE input to determine sample time.

The need for digital filtering and the amount of filtering is dependent on user requirements. Filtering can become more useful in the absence of an external hysteresis circuit. Without external hysteresis, high-frequency oscillations can be generated at COUTA when the selected INM and INP input voltages differ by less than the offset voltage of the differential comparator.

## 36.3.4.1 Enabling filter modes

Filter modes can be enabled by:

- Setting CR0[FILTER\_CNT] > 0x01 and
- Setting FPR[FILT\_PER] to a nonzero value or setting CR1[SE]=1

If using the divided bus clock to drive the filter, it will take samples of COUTA every FPR[FILT\_PER] bus clock cycles.

The filter output will be at logic 0 when first initalized, and will subsequently change when all the consecutive CR0[FILTER\_CNT] samples agree that the output value has changed. In other words, SCR[COUT] will be 0 for some initial period, even when COUTA is at logic 1.

Setting both CR1[SE] and FPR[FILT\_PER] to 0 disables the filter and eliminates switching current associated with the filtering process.

#### **Note**

Always switch to this setting prior to making any changes in filter parameters. This resets the filter to a known state. Switching CR0[FILTER\_CNT] on the fly without this intermediate step can result in unexpected behavior.

If CR1[SE]=1, the filter takes samples of COUTA on each positive transition of the sample input. The output state of the filter changes when all the consecutive CR0[FILTER\_CNT] samples agree that the output value has changed.

#### 36.3.4.2 Latency issues

The value of FPR[FILT\_PER] or SAMPLE period must be set such that the sampling period is just longer than the period of the expected noise. This way a noise spike will corrupt only one sample. The value of CR0[FILTER\_CNT] must be chosen to reduce the probability of noisy samples causing an incorrect transition to be recognized. The probability of an incorrect transition is defined as the probability of an incorrect sample raised to the power of CR0[FILTER\_CNT].

The values of FPR[FILT\_PER] or SAMPLE period and CR0[FILTER\_CNT] must also be traded off against the desire for minimal latency in recognizing actual comparator output transitions. The probability of detecting an actual output change within the nominal latency is the probability of a correct sample raised to the power of CR0[FILTER\_CNT].

The following table summarizes maximum latency values for the various modes of operation *in the absence of noise*. Filtering latency is restarted each time an actual output transition is masked by noise.

CR0[FILTER FPR[FILT P CR1[ CR1[ CR1[ Mode # Maximum latency<sup>1</sup> Operation EN1 WE] SE] \_CNT] ER] 0 Χ Х Х Χ Disabled N/A 2A 1 0 0 0x00 Χ Continuous Mode  $T_{PD}$ 2B 1 0 0 Χ 0x00 1 Χ ЗА 1 0 0x01 Sampled, Non-Filtered mode  $T_{PD} + T_{SAMPLE} + T_{per}$ T<sub>PD</sub> + (FPR[FILT\_PER] \* 3B 1 0 0x01 > 0x00 $T_{per}$ ) +  $T_{per}$ T<sub>PD</sub> + (CR0[FILTER\_CNT] \* Χ Sampled, Filtered mode 4A 1 1 > 0x01T<sub>SAMPLE</sub>) + T<sub>per</sub> T<sub>PD</sub> + (CR0[FILTER\_CNT] \* 4B 1 0 0 > 0x01> 0x00 $FPR[FILT\_PER] \times T_{per}) + T_{per}$ 

Table 36-2. Comparator sample/filter maximum latencies

Table continues on the next page...

| Mode # | CR1[<br>EN] | CR1[<br>WE] | CR1[<br>SE] | CR0[FILTER<br>_CNT] | FPR[FILT_P<br>ER] | Operation                    | Maximum latency <sup>1</sup>                                                                      |
|--------|-------------|-------------|-------------|---------------------|-------------------|------------------------------|---------------------------------------------------------------------------------------------------|
| 5A     | 1           | 1           | 0           | 0x00                | Х                 | Windowed mode                | $T_{PD} + T_{per}$                                                                                |
| 5B     | 1           | 1           | 0           | Х                   | 0x00              |                              | T <sub>PD</sub> + T <sub>per</sub>                                                                |
| 6      | 1           | 1           | 0           | 0x01                | 0x01 - 0xFF       | Windowed / Resampled<br>mode | T <sub>PD</sub> + (FPR[FILT_PER] *<br>T <sub>per</sub> ) + 2T <sub>per</sub>                      |
| 7      | 1           | 1           | 0           | > 0x01              | 0x01 - 0xFF       | Windowed / Filtered mode     | T <sub>PD</sub> + (CR0[FILTER_CNT] *<br>FPR[FILT_PER] x T <sub>per</sub> ) +<br>2T <sub>per</sub> |

Table 36-2. Comparator sample/filter maximum latencies (continued)

# 36.4 CMP interrupts

The CMP module is capable of generating an interrupt on either the rising- or fallingedge of the comparator output, or both.

The following table gives the conditions in which the interrupt request is asserted and deasserted.

| When                                                           | Then                                |
|----------------------------------------------------------------|-------------------------------------|
| SCR[IER] and SCR[CFR] are set                                  | The interrupt request is asserted   |
| SCR[IEF] and SCR[CFF] are set                                  | The interrupt request is asserted   |
| SCR[IER] and SCR[CFR] are cleared for a rising-edge interrupt  | The interrupt request is deasserted |
| SCR[IEF] and SCR[CFF] are cleared for a falling-edge interrupt | The interrupt request is deasserted |

## 36.5 DMA support

Normally, the CMP generates a CPU interrupt if there is a change on the COUT. When DMA support is enabled by setting SCR[DMAEN] and the interrupt is enabled by setting SCR[IER], SCR[IEF], or both, the corresponding change on COUT forces a DMA transfer request rather than a CPU interrupt instead. When the DMA has completed the transfer, it sends a transfer completing indicator that deasserts the DMA transfer request and clears the flag to allow a subsequent change on comparator output to occur and force another DMA request.

The comparator can remain functional in STOP modes.

K64 Sub-Family Reference Manual, Rev. 3, July 2017

T<sub>PD</sub> represents the intrinsic delay of the analog component plus the polarity select logic. T<sub>SAMPLE</sub> is the clock period of the external sample clock. T<sub>per</sub> is the period of the bus clock.

#### **CMP Asynchronous DMA support**

When DMA support is enabled by setting SCR[DMAEN] and the interrupt is enabled by setting SCR[IER], SCR[IEF], or both, the corresponding change on COUT forces a DMA transfer request to wake up the system from STOP modes. After the data transfer has finished, system will go back to STOP modes. Refer to DMA chapters in the device reference manual for the asynchronous DMA function for details.

# 36.6 CMP Asynchronous DMA support

The comparator can remain functional in STOP modes.

When DMA support is enabled by setting SCR[DMAEN] and the interrupt is enabled by setting SCR[IER], SCR[IEF], or both, the corresponding change on COUT forces a DMA transfer request to wake up the system from STOP modes. After the data transfer has finished, system will go back to STOP modes. Refer to DMA chapters in the device reference manual for the asynchronous DMA function for details.

927

# 36.7 Digital-to-analog converter

The figure found here shows the block diagram of the DAC module.

It contains a 64-tap resistor ladder network and a 64-to-1 multiplexer, which selects an output voltage from one of 64 distinct levels that outputs from DACO. It is controlled through the DAC Control Register (DACCR). Its supply reference source can be selected from two sources  $V_{in1}$  and  $V_{in2}$ . The module can be powered down or disabled when not in use. When in Disabled mode, DACO is connected to the analog ground.



Figure 36-12. 6-bit DAC block diagram

## 36.8 DAC functional description

This section provides DAC functional description information.

## 36.8.1 Voltage reference source select

- V<sub>in1</sub> connects to the primary voltage source as supply reference of 64 tap resistor ladder
- V<sub>in2</sub> connects to an alternate voltage source

**DAC** resets

# 36.9 DAC resets

This module has a single reset input, corresponding to the chip-wide peripheral reset.

## 36.10 DAC clocks

This module has a single clock input, the bus clock.

# 36.11 DAC interrupts

This module has no interrupts.